

#### **Features**

Supply Voltage: 1.8 V to 5.5 V

• Low Supply Current: 600 nA Maximum per channel

· Offset Voltage: ±1.5 mV Maximum

Offset Voltage Temperature Drift: 0.4 μV/°C

Low Input Bias Current: 30pA at −40°C to 85°C

• Input Common-Mode Voltage Range Includes Ground

· Rail-to-Rail Input and Output

• Bandwidth: 10 kHz

−40°C to 125°C Operation Range

### **Applications**

Current Sensing

Threshold Detectors/Discriminators

Low Power Filters

Handsets and Mobile Accessories

· Wireless Remote Sensors, Active RFID Readers

Gas/Oxygen/Environment Sensors

Battery or Solar Powered Devices

Sensor Network Powered by Energy Scavenging

### **Description**

The TP211x series is an ultra-low power, precision CMOS operational amplifier that provides a constant 10-kHz bandwidth and a 10-mV/µs slew rate with a maximum quiescent current of only 600 nA per amplifier. The ground-sensing input common-mode range, which guarantees a 1.5-mV V<sub>OS</sub> and an ultra-low 0.4-µV/°C V<sub>OS</sub> TC, enables an accurate and stable measurement for both the high-side and low-side current sensing.

The TP211x series has a carefully designed CMOS input stage that outperforms competitors with a typically 0.1-fA  $I_B$ . This ultra-low input current significantly reduces  $I_B$  and  $I_{OS}$  errors introduced in the giga- $\Omega$  resistance, high-impedance photodiode, and charge sense situations. The TP211x series is unity gain stable with a 1,000-nF capacitive load. It can operate from a single-supply voltage of +1.8 V to +5.5 V or a dual-supply voltage of ±0.9 V to ±2.75 V, and features ground-sensing inputs and the rail-to-rail output.

The combined features make the TP211x series ideally suited for a variety of 2-cell NiCd/Alkaline battery or single-Li+ battery-powered portable applications. Potential applications include low-frequency signal conditioning, mobile accessories, wireless remote sensing, vibration monitors, ECGs, pulse monitors, glucose meters, smoke and fire detectors, and backup battery sensors.

## **Typical Application Circuit**



Vout = (ILOAD x RSHUNT) x (R2 / R1) + VREF

When R3 = R1, R2 = R4, R<sub>SHUNT</sub> << R1



## **Table of Contents**

| Features                                | 1  |
|-----------------------------------------|----|
| Applications                            | 1  |
| Description                             | 1  |
| Typical Application Circuit             | 1  |
| Revision History                        | 3  |
| Pin Configuration and Functions         | 4  |
| Specifications                          | 7  |
| Absolute Maximum Ratings <sup>(1)</sup> | 7  |
| ESD, Electrostatic Discharge Protection | 7  |
| Thermal Information                     | 7  |
| Electrical Characteristics              | 8  |
| Typical Performance Characteristics     | 10 |
| Detailed Description                    | 14 |
| Overview                                | 14 |
| Functional Block Diagram                | 14 |
| Application and Implementation          | 15 |
| Application Information                 | 15 |
| Tape and Reel Information               | 18 |
| Package Outline Dimensions              | 20 |
| SOT353(SC70-5)                          | 20 |
| SOT23-5                                 | 21 |
| SOP8                                    | 22 |
| MSOP8                                   | 23 |
| SOP14                                   | 24 |
| TSSOP14                                 | 25 |
| DFN2X2-8-E                              | 26 |
| Order Information                       | 27 |
| IMPORTANT NOTICE AND DISCLAIMER         | 28 |



# **Revision History**

| Date       | Revision | Notes                                                                                                                     |
|------------|----------|---------------------------------------------------------------------------------------------------------------------------|
| 2014-01-01 | Rev.A.0  | Initial version                                                                                                           |
| 2018-12-31 | Rev.A.1  | Updated with new format Updated Datasheet Limit Corrected the Mark of TP2111-CR: B1C -> B1T                               |
| 2024-04-11 | Rev.A.2  | Added the maximum IB at -40°C to 85°C Added new P/N: TP2112-DFGR-S Upgraded format of the datasheet to the latest version |

www.3peak.com 3 / 28 AA20240402A2



# **Pin Configuration and Functions**



**Table 1. Pin Functions: TP2111** 

| Pin No. | Name | I/O             | Description           |
|---------|------|-----------------|-----------------------|
| 1       | Out  | 0               | Output                |
| 2       | -Vs  | Power<br>Supply | Negative power supply |
| 3       | +In  | I               | Noninverting input    |
| 4       | -In  | I               | Inverting input       |
| 5       | +Vs  | Power<br>Supply | Positive power supply |

www.3peak.com 4 / 28 AA20240402A2





Table 2. Pin Functions: TP2112

| Pin No. | Name            | I/O             | Description           |
|---------|-----------------|-----------------|-----------------------|
| 1       | Out A           | 0               | Output                |
| 2       | −In A           | I               | Inverting input       |
| 3       | +In A           | I               | Noninverting input    |
| 4       | -Vs             | Power<br>Supply | Negative power supply |
| 5       | +In B           | I               | Noninverting input    |
| 6       | −In B           | I               | Inverting input       |
| 7       | Out B           | 0               | Output                |
| 8       | +V <sub>S</sub> | Power<br>Supply | Positive power supply |

www.3peak.com 5 / 28 AA20240402A2



TP2114
SOP14/TSSOP14
-S and -T Suffixes
Top View



Table 3. Pin Functions: TP2114

| Pin No. | Name            | I/O             | Description           |
|---------|-----------------|-----------------|-----------------------|
| 1       | Out A           | 0               | Output                |
| 2       | −In A           | ı               | Inverting input       |
| 3       | +In A           | ı               | Noninverting input    |
| 4       | +V <sub>S</sub> | Power<br>Supply | Positive power supply |
| 5       | +In B           | I               | Noninverting input    |
| 6       | −In B           | ı               | Inverting input       |
| 7       | Out B           | 0               | Output                |
| 8       | Out C           | 0               | Output                |
| 9       | −In C           | ı               | Inverting input       |
| 10      | +In C           | ı               | Noninverting input    |
| 11      | -V <sub>S</sub> | Power<br>Supply | Negative power supply |
| 12      | +In D           | I               | Noninverting input    |
| 13      | −In D           | ı               | Inverting input       |
| 14      | Out D           | 0               | Output                |

www.3peak.com 6 / 28 AA20240402A2



## **Specifications**

### Absolute Maximum Ratings (1)

|                  | Parameter                                               | Min                      | Max                      | Unit     |
|------------------|---------------------------------------------------------|--------------------------|--------------------------|----------|
|                  | Supply Voltage: (+V <sub>S</sub> ) – (-V <sub>S</sub> ) |                          | 6                        | V        |
|                  | Input Voltage                                           | (-V <sub>S</sub> ) - 0.3 | (+V <sub>S</sub> ) + 0.3 | <b>V</b> |
|                  | Differential Input Voltage                              | -6                       | +6                       | V        |
|                  | Input Current: +IN, -IN (2)                             | -10                      | +10                      | mA       |
|                  | Output Short-Circuit Duration (3)                       |                          | Infinite                 |          |
| TJ               | Maximum Operating Junction Temperature                  |                          | 150                      | °C       |
| T <sub>A</sub>   | Operating Temperature Range                             | -40                      | 125                      | °C       |
| T <sub>STG</sub> | Storage Temperature Range                               | -65                      | 150                      | °C       |
| TL               | Lead Temperature (Soldering, 10 sec)                    |                          | 260                      | °C       |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
- (2) The inputs are protected by ESD-protection diodes to the negative power supply. If the input extends more than 300 mV beyond the negative power supply, the input current should be limited to less than 10 mA.
- (3) A heat sink may be required to keep the junction temperature below the absolute maximum. This depends on the power supply voltage and how many amplifiers are shorted. The thermal resistance varies with the amount of PC board metal connected to the package. The specified values are for short traces connected to the leads.

### **ESD, Electrostatic Discharge Protection**

| Symbol | Parameter                | Condition                  | Minimum Level | Unit |
|--------|--------------------------|----------------------------|---------------|------|
| НВМ    | Human Body Model ESD     | ANSI/ESDA/JEDEC JS-001 (1) | 6             | kV   |
| CDM    | Charged Device Model ESD | ANSI/ESDA/JEDEC JS-002 (2) | 2             | kV   |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### Thermal Information

| Package Type | θυΑ | θυς | Unit |
|--------------|-----|-----|------|
| SC70-5       | 400 |     | °C/W |
| SOT23-5      | 250 | 81  | °C/W |
| SOP8         | 158 | 43  | °C/W |
| MSOP8        | 210 | 45  | °C/W |
| SOP14        | 120 | 36  | °C/W |
| TSSOP14      | 180 | 35  | °C/W |

www.3peak.com 7 / 28 AA20240402A2



### **Electrical Characteristics**

All test conditions:  $V_S$  = 5 V,  $T_A$  = 25°C,  $R_L$  = 100 k $\Omega$  to  $V_S$  / 2, unless otherwise noted.

| Symbol           | Parameter                                  | Conditions                                    | TA                | Min  | Тур | Max    | Unit  |
|------------------|--------------------------------------------|-----------------------------------------------|-------------------|------|-----|--------|-------|
| Power S          | upply                                      |                                               |                   |      |     |        |       |
| Vs               | Supply Voltage Range                       |                                               |                   | 1.8  |     | 5.5    | V     |
|                  |                                            |                                               |                   |      | 500 | 600    | nA    |
| IQ               | Quiescent Current per Amplifier            | V <sub>S</sub> = 5 V                          | −40°C to<br>125°C |      |     | 900    | nA    |
| PSRR             | Power Supply Rejection Ratio               | V <sub>S</sub> = 1.8 V to 5.5 V               |                   | 70   | 90  |        | dB    |
| Input Ch         | aracteristics                              |                                               |                   |      |     |        |       |
|                  |                                            |                                               |                   | -1.5 | 0.1 | 1.5    | mV    |
| Vos              | Input Offset Voltage                       | $V_{S} = 5 \text{ V}, V_{CM} = 2.5 \text{ V}$ | −40°C to<br>125°C | -2.5 |     | 2.5    | mV    |
| Vos TC           | Input Offset Voltage Drift                 |                                               | -40°C to<br>125°C |      | 0.4 |        | μV/°C |
|                  |                                            |                                               |                   |      | 1   |        | pА    |
| I <sub>B</sub>   | Input Bias Current                         |                                               | -40°C to<br>85°C  |      | 4   | 30 (2) | pA    |
|                  |                                            |                                               | -40°C to          |      | 10  |        | pA    |
| los              | Input Offset Current                       |                                               |                   |      | 1   |        | pА    |
| _                |                                            | Differential Mode                             |                   |      | 3   |        | pF    |
| C <sub>IN</sub>  | Input Capacitance                          | Common Mode                                   |                   |      | 5   |        | pF    |
| Av               | Open-Loop Voltage Gain                     |                                               |                   | 80   | 120 |        | dB    |
| $V_{\text{CMR}}$ | Common-Mode Input Voltage<br>Range         |                                               |                   | (V-) |     | (V+)   | V     |
| 01.100           |                                            | V <sub>CM</sub> = 0 V to 3.5 V                |                   | 78   | 110 |        | dB    |
| CMRR             | Common-Mode Rejection Ratio                | V <sub>CM</sub> = 0 V to 5 V                  |                   | 60   | 80  |        | dB    |
| Output 0         | Characteristics                            |                                               |                   |      | •   |        |       |
|                  | 0.1.17/11.0.1                              |                                               |                   |      | 10  | 30     | mV    |
| V <sub>OH</sub>  | Output Voltage Swing from<br>Positive Rail | $R_{LOAD}$ = 100 k $\Omega$ to $V_S$ / 2      | -40°C to<br>125°C |      |     | 50     | mV    |
|                  | 0 1 1)/11 0 : 1                            |                                               |                   |      | 10  | 30     | mV    |
| V <sub>OL</sub>  | Output Voltage Swing from<br>Negative Rail | $R_{LOAD}$ = 100 k $\Omega$ to $V_S$ / 2      | -40°C to          |      |     | 50     | mV    |
| I <sub>SC</sub>  | Output Short-Circuit Current               |                                               |                   |      | 20  |        | mA    |
| AC Spec          | cifications                                |                                               |                   |      |     |        |       |
| GBW              | Gain-Bandwidth Product                     |                                               |                   |      | 10  |        | kHz   |
| SR               | Slew Rate                                  | G = 1, 2-V step                               |                   |      | 6   |        | mV/μs |



| Symbol               | Parameter                   | Conditions                                     | TA | Min  | Тур | Max | Unit             |
|----------------------|-----------------------------|------------------------------------------------|----|------|-----|-----|------------------|
|                      | Settling Time, 0.1%         | C = 4 0 V stan                                 |    |      | 0.5 |     | ms               |
| Settling Time, 0.01% | G = 1, 2-V step             |                                                |    | 0.55 |     | ms  |                  |
| РМ                   | Phase Margin                | R <sub>L</sub> = 100 K, C <sub>L</sub> = 60 pF |    |      | 65  |     | o                |
| GM                   | Gain Margin                 | R <sub>L</sub> = 100 K, C <sub>L</sub> = 60 pF |    |      | 10  |     | dB               |
| Noise Pe             | erformance                  |                                                |    |      |     |     |                  |
| En                   | Input Voltage Noise         | f = 0.1 Hz to 10 Hz                            |    |      | 10  |     | μV <sub>PP</sub> |
| e <sub>N</sub>       | Input Voltage Noise Density | f = 1 kHz                                      |    |      | 265 |     | nV/<br>√Hz       |

<sup>(1)</sup> The input offset voltage is the average of the input-referred trip points. The input hysteresis is the difference between the input-referred trip points.

www.3peak.com 9 / 28 AA20240402A2

<sup>(2)</sup> Provided by the bench test and design simulation.

<sup>(3)</sup> The delay time is measured from the mid-point of the input to the mid-point of the output.



### **Typical Performance Characteristics**

All test conditions:  $V_S = 5 \text{ V}$ ,  $V_{CM} = 2.5 \text{ V}$ ,  $R_L = \text{Open}$ , unless otherwise noted.



Figure 1. Small-Signal Step Response, 100-mV Step



Figure 3. Open-Loop Gain and Phase



Figure 5. Input Voltage Noise Spectral Density



Figure 2. Large-Signal Step Response, 2-V Step



Figure 4. Phase Margin vs. C<sub>LOAD</sub> (Stable for any C<sub>LOAD</sub>)



Figure 6. Common-Mode Rejection Ratio





Figure 7. Over-Shoot Voltage,  $C_{LOAD}$  = 40 nF, Gain = +1,  $R_{FB}$  = 100 k $\Omega$ 



Figure 8. Over-Shoot % vs.  $C_{LOAD}$ , Gain = +1,  $R_{FB} = 1 M\Omega$ 



Figure 9. Over-Shoot Voltage,  $C_{LOAD}$  = 40 nF, Gain = -1,  $R_{FB}$  = 100 k $\Omega$ 



Figure 10. Over-Shoot % vs.  $C_{LOAD}$ , Gain = -1,  $R_{FB} = 1 M\Omega$ 



Figure 11. Power-Supply Rejection Ratio





Figure 12.  $V_{IN} = -0.2 \text{ V}$  to 5.2 V, No Phase Reversal







Figure 15. Quiescent Supply Current vs. Supply Voltage

POWER SUPPLY VOLTAGE (V)



Figure 17. Input Offset Voltage Distribution



Figure 14. Open-Loop Gain vs. Temperature



Figure 16. Short-Circuit Current vs. Supply Voltage



Figure 18. Input Offset Voltage vs. Common-Mode Input Voltage







Figure 20. 0.1-Hz to 10-Hz Time Domain Output Voltage Noise

www.3peak.com 13 / 28 AA20240402A2



## **Detailed Description**

#### Overview

The TP211x series is an ultra-low power, precision CMOS operational amplifier that provides a constant 10-kHz bandwidth and a 10-mV/ $\mu$ s slew rate with a maximum quiescent current of only 600 nA per amplifier. The ground-sensing input common-mode range, which guarantees a 1.5-mV Vos and an ultra-low 0.4- $\mu$ V/°C Vos TC, enables an accurate and stable measurement for both the high-side and low-side current sensing.

### **Functional Block Diagram**



Figure 21. Functional Block Diagram

www.3peak.com 14 / 28 AA20240402A2



### **Application and Implementation**

#### Note

Information in the following application sections is not part of the 3PEAK's component specification and 3PEAK does not warrant its accuracy or completeness. 3PEAK's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **Application Information**

#### Low Supply Voltage and Low Power Consumption

The TP211x family of operational amplifiers can operate with power supply voltages from 2.1 V to 6.0 V. Each amplifier draws a quiescent current of only 300 nA. The low supply voltage capability and low supply current are ideal for portable applications that require high capacitive load driving capability and constant wide bandwidth. The TP211x family is optimized for wide-bandwidth low-power applications. It has an industry-leading high GBWP to power ratio and is unity gain stable for any capacitive load. When the load capacitance increases, the increased capacitance at the output pushes the non-dominant pole to lower the frequency in the open-loop frequency response, lowering the phase and gain margin. Higher gain configurations tend to have better capacitive drive capability than lower gain configurations due to lower closed-loop bandwidth and higher phase margin.

#### **Low Input Referred Noise**

The TP211x family provides a low input referred noise density of 296 nV/ $\sqrt{Hz}$  at 1 kHz. The voltage noise grows slowly with the frequency in the wideband range, and the input voltage noise is typically 12  $\mu$ V<sub>PP</sub> at the frequency of 0.1 Hz to 10 Hz.

#### Low Input Offset Voltage

The TP211x family has a low offset voltage of 1.5 mV maximum which is essential for precision applications. The offset voltage is trimmed with a proprietary trim algorithm to ensure the low offset voltage for precision signal processing requirements.

#### **Low Input Bias Current**

The TP211x family is a CMOS OPA family and features a very low input bias current in the pA range. The low input bias current allows the amplifiers to be used in applications with high-resistance sources. Care must be taken to minimize the PCB surface leakage. See the PCB Surface Leakage section below for more details.

#### **PCB Surface Leakage**

In applications where the low input bias current is critical, the Printed Circuit Board (PCB) surface leakage effects need to be considered. The surface leakage is caused by humidity, dust, or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is  $10^{12} \Omega$ . A 5-V difference would cause a 5-pA current to flow, which is greater than the input bias current of the TP211x series at +27°C (±1 pA, typical). It is recommended to use the multi-layer PCB layout and route the -IN and +IN signal of the device under the PCB surface.

An effective way to reduce surface leakage is to use a guard ring around the sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 22 for inverting gain applications.

- 1. For noninverting gain and unity-gain buffers:
  - a. Connect the noninverting pin  $(V_{IN}+)$  to the input with a wire that does not touch the PCB surface.
  - b. Connect the guard ring to the inverting input pin (V<sub>IN</sub>−). This biases the guard ring to the common-mode input voltage.
- 2. For inverting gain and transimpedance gain amplifiers (convert current to voltage, such as photo detectors):

www.3peak.com 15 / 28 AA20240402A2



- a. Connect the guard ring to the noninverting input pin ( $V_{IN}+$ ). This biases the guard ring to the same reference voltage as the operational amplifier (e.g.,  $V_{DD}$  / 2 or ground).
- b. Connect the inverting pin  $(V_{IN}-)$  to the input with a wire that does not touch the PCB surface.



Figure 22. PCB Surface Leakage

#### **Ground Sensing and Rail-to-Rail Output**

The TP211x family has excellent output drive capability, delivering an output drive current of over 10 mA. The output stage is a rail-to-rail topology that is capable of swinging to within 10 mV of either rail. Since the inputs can go 300 mV beyond either rail, the operational amplifier can easily perform 'True Ground Sensing'.

The maximum output current is a function of the total supply voltage. As the supply voltage to the amplifier increases, the output current capability also increases. Attention must be paid to keeping the junction temperature of the IC below 150°C when the output is in continuous short-circuit. The output of the amplifier has reverse-biased ESD diodes connected to each supply. The output should not be forced more than 0.5 V beyond either supply, otherwise the current flows through these diodes.

#### **ESD**

The TP211x family has reverse-biased ESD protection diodes on all inputs and outputs. The input and output pins cannot be biased more than 300 mV beyond either supply rail.

#### **Driving Large Capacitive Load**

The TP211x family is designed to drive large capacitive loads. Refer to Typical Performance Characteristics for Figure 4. As always, a larger load capacitance decreases the overall phase margin in a feedback system where internal frequency compensation is utilized. As the load capacitance increases, the phase margin of the feedback loop decreases, and the closed-loop bandwidth is reduced. This produces the gain peaking in the frequency response, with overshoot and ringing in the output step response. The unity-gain buffer (G = +1 V/V) is the most sensitive to large capacitive loads.

When driving large capacitive loads with the TP211x family (e.g., > 200 pF when G = +1 V/V), a small series resistor at the output (R<sub>ISO</sub> in Figure 23) improves the phase margin and stability of the feedback loop by making the output load resistive at higher frequencies.



Figure 23. Driving Large Capacitive Load

www.3peak.com 16 / 28 AA20240402A2



#### **Power Supply Layout and Bypass**

The power supply pin ( $V_{DD}$  for single-supply) of the TP211x family should have a local bypass capacitor (i.e., 0.01  $\mu$ F to 0.1  $\mu$ F) within 2 mm for good high-frequency performance. It can also use a bulk capacitor (i.e., 1  $\mu$ F or larger) within 100 mm to provide large and slow currents. This bulk capacitor can be shared with other analog parts.

The ground layout improves performance by decreasing the amount of the stray capacitance and noise at the inputs and outputs of the operational amplifier. To decrease the stray capacitance, minimize the PC board lengths and resistor leads, and place external components as close to the pins as possible.

#### **Proper Board Layout**

To ensure optimum performance at the PCB level, care must be taken in the design of the board layout. To avoid leakage currents, the surface of the board should be kept clean and free of moisture. The coating of the surface creates a barrier to the moisture accumulation and helps reduce the parasitic resistance on the board.

Keeping supply traces short and properly bypassing the power supplies can minimize power supply disturbances due to the output current variation, for example when driving an AC signal into a heavy load. Bypass capacitors should be connected as closely as possible to the supply pins of the device. The stray capacitance is a concern at the inputs and outputs of the amplifier. It is recommended that signal traces should be kept at least 5 mm from supply lines to minimize the coupling.

A variation in temperature across the PCB can cause a mismatch in the Seebeck voltages at solder joints and other points where dissimilar metals are in contact, resulting in thermal voltage errors. To minimize these thermocouple effects, orient the resistors, so heat sources can warm both ends equally. Input signal paths should contain matching numbers and types of components, where possible to match the numbers and types of thermocouple junctions. For example, dummy components such as zero-value resistors can be used to match real resistors in the opposite input path. Matching components should be in close proximity and oriented in the same manner. Ensure the leads are of equal length so that the thermal conduction is in equilibrium. Keep heat sources on the PCB as far away from amplifier input circuitry as is practical.

The use of a ground plane is highly recommended. A ground plane reduces the EMI noise and helps to maintain a constant temperature across the circuit board.

www.3peak.com 17 / 28 AA20240402A2



# **Tape and Reel Information**





| Order Number | Package | D1 (mm) | W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P0 (mm) | W0 (mm) | Pin1<br>Quadrant |
|--------------|---------|---------|---------|---------|---------|---------|---------|---------|------------------|
| TP2111-CR    | SC70-5  | 178.0   | 12.1    | 2.4     | 2.5     | 1.2     | 4.0     | 8.0     | Q3               |
| TP2111-TR    | SOT23-5 | 180.0   | 12.0    | 3.3     | 3.25    | 1.4     | 4.0     | 8.0     | Q3               |
| TP2112-SR    | SOP8    | 330.0   | 17.6    | 6.5     | 5.4     | 2.0     | 8.0     | 12.0    | Q1               |
| TP2112-VR    | MSOP8   | 330.0   | 17.6    | 5.3     | 3.4     | 1.3     | 8.0     | 12.0    | Q1               |
| TP2114-SR    | SOP14   | 330.0   | 21.6    | 6.5     | 9.15    | 1.8     | 8.0     | 16.0    | Q1               |
| TP2114-TR    | TSSOP14 | 330.0   | 17.6    | 6.8     | 5.5     | 1.3     | 8.0     | 12.0    | Q1               |



| Order Number      | Package  | D1 (mm) | W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P0 (mm) | W0 (mm) | Pin1<br>Quadrant |
|-------------------|----------|---------|---------|---------|---------|---------|---------|---------|------------------|
| TP2112-<br>DFGR-S | DFN2×2-8 | 180.0   | 12.5    | 2.2     | 2.2     | 0.7     | 4.0     | 8.0     | Q1               |

www.3peak.com 19 / 28 AA20240402A2



## **Package Outline Dimensions**

## SOT353(SC70-5)





#### SOT23-5





### SOP8





#### MSOP8





### SOP14





#### TSSOP14





#### **DFN2X2-8-E**





### **Order Information**

| Order Number             | Operating Temperature<br>Range | Package  | Marking Information      | MSL | Transport Media, Quantity | Eco Plan |
|--------------------------|--------------------------------|----------|--------------------------|-----|---------------------------|----------|
| TP2111-TR                | −40 to 125°C                   | SOT23-5  | B1TYW <sup>(1)</sup>     | 3   | Tape and Reel, 3000       | Green    |
| TP2111-CR                | -40 to 125°C                   | SC70-5   | B1TYW <sup>(1)</sup>     | 3   | Tape and Reel, 3000       | Green    |
| TP2112-SR                | −40 to 125°C                   | SOP8     | B12S AAYW (1)            | 3   | Tape and Reel, 4000       | Green    |
| TP2112-VR                | -40 to 125°C                   | MSOP8    | B12V AAYW (1)            | 3   | Tape and Reel, 3000       | Green    |
| TP2114-SR (3)            | -40 to 125°C                   | SOP14    | 2114 AAYW <sup>(1)</sup> | 3   | Tape and Reel, 2500       | Green    |
| TP2114-TR <sup>(3)</sup> | -40 to 125°C                   | TSSOP14  | 2114 AAYW <sup>(1)</sup> | 3   | Tape and Reel, 3000       | Green    |
| TP2112-DFGR-S (3)        | -40 to 125°C                   | DFN2×2-8 | A54                      | 3   | Tape and Reel, 3000       | Green    |

- (1) "AA" identifies the manufacture site. "YW" is the date code which means the manufacture year and week as follows.
- (2) The sample will be ready in 2 months.
- (3) For future products, contact the 3PEAK factory for more information and samples.

**Green**: 3PEAK defines "Green" to mean RoHS compatible and free of halogen substances.

The calendar year and the workweek coding scheme is as follows:

| Year | Code | Year | Code |
|------|------|------|------|
| 2010 | Α    | 2023 | N    |
| 2011 | В    | 2024 | 0    |
| 2012 | C    | 2025 | P    |
| 2013 | D    | 2026 | Q    |
| 2014 | E    | 2027 | R    |
| 2015 | F    | 2028 | S    |
| 2016 | G    | 2029 | T    |
| 2017 | Н    | 2030 | U    |
| 2018 | - 1  | 2031 | V    |
| 2019 | J    | 2032 | W    |
| 2020 | K    | 2033 | X    |
| 2021 | L    | 2034 | Y    |
| 2022 | M    | 2035 | Z    |

| Workweek | Code |
|----------|------|----------|------|----------|------|----------|------|----------|------|
| 1        | 1    | 14       | Е    | 27       | R    | 40       | е    | 53       | r    |
| 2        | 2    | 15       | F    | 28       | S    | 41       | f    |          |      |
| 3        | 3    | 16       | G    | 29       | T    | 42       | g    |          |      |
| 4        | 4    | 17       | Н    | 30       | U    | 43       | ĥ    |          |      |
| 5        | 5    | 18       | -    | 31       | V    | 44       | i    |          |      |
| 6        | 6    | 19       | J    | 32       | W    | 45       | i    |          |      |
| 7        | 7    | 20       | K    | 33       | X    | 46       | k    |          |      |
| 8        | 8    | 21       | L    | 34       | Y    | 47       | - 1  |          |      |
| 9        | 9    | 22       | M    | 35       | Z    | 48       | m    |          |      |
| 10       | Α    | 23       | N    | 36       | a    | 49       | n    |          |      |
| 11       | В    | 24       | 0    | 37       | b    | 50       | 0    |          |      |
| 12       | C    | 25       | P    | 38       | С    | 51       | р    |          |      |
| 13       | D    | 26       | Q    | 39       | d    | 52       | q    |          |      |



#### IMPORTANT NOTICE AND DISCLAIMER

Copyright<sup>©</sup> 3PEAK 2012-2024. All rights reserved.

**Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK.

**Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product.

**Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use.

www.3peak.com 28 / 28 AA20240402A2