### IP Protection for FIR Filter **FPGA Implementation**

Wei Dai

Supervisor: Dr.H.K.Kwan & Dr H.Wu Dept of ECE, University of Windsor May.2004 \_

### Outline

- 1. Introduction to Digital Watermarking Technology for IP Protection
- Review of IP Protection Technologies for **ASIC and FPGA Design**
- Review of Watermarking Schemes for Filter Design
- Proposed New Watermarking Methods for **FPGA Implementation of FIR Filter**

### $\sim$

### 1. Introduction

- What is the significance of IP protection?
- What is a digital watermark?
- What is watermarking technology?
- How a digital watermark is embedded and detected?

# 1.1.Significance of IP Protection

- Copyright protection is needed for various digital products
- Digital still images
- Digital audio products (i.e., music CD)
- Digital video products (i.e., DVD movies)
- Software source code
- ASIC and FPGA IP cores
- Electronic publications

### 1.2.What is a Digital Watermark and Watermarking Technology?

A digital watermark is a piece of information hidden inside the IP that shows IP owner's identity. Watermarking refers to the technology to embed a digital watermark into a digital IP and to detect it from a digital IP with watermark.

# Information Hiding and Watermarking



- Criteria for a watermarking technology
- Easy to embed and detect a watermark
- Difficult to remove the watermark
- Low design and implementation overhead or cost
- Watermarking technology has applications for
- Copyright protection
- Fingerprinting
- Data authentication
- Data hiding

# 1.3. Watermark Embedding and Detection:

# Scheme for Embedding a Watermark



## Scheme for Watermark Detection



### 2. IP Protection for ASIC and FPGA **Designs**

SOC Design Flow and Different Forms of IP Blocks



### ASIC and FPGA design IP protection: 2.1. Non-watermarking methods for

- encrypting VHDL/Verilog source codes before IP owners try to protect their copyright by sending them to the users.
- authorized simulators or synthesis tools. The encrypted codes are loaded into
- The source codes are invisible to the system designer who uses the IP blocks.

### Non-watermarking methods are not secure enongh:

- The CAD tool maintains the safety of the copyright.
- In practice, this can often be broken by attacking the CAD tool (simulators, synthesis tool) directly.
- Better methods are needed for protection of the ASIC and FPGA IP.

# 2.2. Watermarking methods for VLSI/FPGA

- Advantages of watermarking methods
- VLSI/FPGA IP watermarking can help deter theft and counterfeiting.
- The embedded watermark serves as evidence of ownership.
- method includes A watermarking phases
- Watermark synthesis
- Watermark detection

# FPGA and ASIC Watermarking Schemes

# Fingerprinting for FPGA IP protection

This method uses the unused LUT (look-up table) bits to embed the signature bits.

## Change of FPGA bit-stream data

some of the bits in the configuration bit-The method substitutes watermark bits for stream that controls multiplexers for unused CLB outputs.

### 2

## 3. Hierarchical watermarking

It uses an unique mapping of *topological* information onto a sequence of symbols.

## 4. Protocols for IP protection

Hide watermark data at the combinational logic synthesis level.

### . Finger-marking

modifying the transistor W/L and the number Hide watermark at the layout level by of fingers.

### 16

# 3. Review of Filter Design Watermarking

- Three technologies have been proposed:
- Magnitude modification
- Filter tap's equal-replacement
- Windowing function watermarking

## 3.1. Magnitude Modification

- Step 1: Prepare watermark code (i.e., 7-bits)
- Step 2: Separate the filter stop or pass-band to several equal width zones (i.e., seven zones)
- Step 3: Modify the filter magnitude response according to the watermark bits:
- If the bit is 1, decrease the filter magnitude response by 1 dB.
- If the bit is 0, increase the filter magnitude response by 1 dB.

### $\infty$

# 3.1. Magnitude Modification (Con't)

Step 4: Use the modified filter magnitude response as the design constrains input to the design tool.

Step 5: Obtain the filter coefficients.

# Magnitude response of the filter with watermarking



Fig. 2 Magnitude response of the filter specified in Fig.

## Advantages of this method:

- Add watermark at algorithm level, the highest level for filter design
- implementation, like logic, layout or circuit level Hard to remove from lower level of filter's

## Disadvantages of this method:

- Increase the complexity of filter design.
- Increase the order of filter, since we introduce new ripple constrain to the filter magnitude response
- Increase the hardware cost by +7%

## 3.2.Filter watermarking by filter tap's equalreplacement

- Procedure:
- Step 1: Prepare the watermark (7-bits).
- Step 2: Design the filter with the original performance specification.
- Step 3: Replace the filter taps by using equal filter structure replacement.
- There are three equal function filter structures, A, B and  $\mathbf{c}$
- When the watermarking bit is **0**,use **B** to implement this tap.
- When the watermarking bit is 1, use C to implement this tap.

# Equal-replacement filter watermarking



Fig. 3 Architecture level circuit transformations

## Advantages of this method:

- Watermarking at algorithm level, hard to remove at the lower levels
- No degradation of filter performance

## Disadvantages of this method:

- Increase hardware cost dramatically by +33%
- increase the design time for implementation Make the filter structure not uniform, and with ASIC or FPGA

# 3.3.Windowing function watermarking

- Procedure:
- Step 1:
- Suppose W(n) is the original window function, where  $1 \le n \le N$ .
- Add random noise to W(n) to obtain Wm(n) Wm(n)=W(n)+a \* r(n), 1<=n<=N,
- Select a as 0.001
- r(n) is a random sequence with zero mean

### - Step 2:

- Select b=0.0001.
- The starting bit of the P-bit watermark code sequence c(n-i+1) is bit i of Wm(n).
- The sequence Wc(n), n=1,...,N, is the new window function which contains the watermark information.

- Advantages of this method:
- Embedding watermark at algorithm level which is hard to remove at a lower lever
- Simple and direct watermark embedding scheme
- Disadvantages of this method:
- Increase design complexity

## Watermarking with FPGA Implementation 4. New Proposals for FIR Filter

- Proposal one:
- Embedding watermark at FIR filter coefficients' LSB
- Proposal two:
- FPGA RAM cell locations' watermarking

### FIR Filter Coefficients' LSB Watermarking 4.1.Proposal One:

Let a FIR filter design be given by

$$Y(k)=A0*x(k)+A1*x(k-1)+....+An-1*x(k-N-1),$$

where k=0,1,....,N-1.

A0,A1,.....An-1 are filter coefficients.

 A watermark, for instance, is given by 10001010

the filter coefficients' LSBs with the watermark Watermark embedding process is to replace bits.

| Original Filter Coefficients | Modified Filter<br>Coefficients | Watermark<br>bits |
|------------------------------|---------------------------------|-------------------|
| A0:1111-1111-1100-0100       | 1111-1111-1100-0101             | <b>-</b>          |
| A1:1111-1111-0100-1101       | 1111-1111-0100-110 <b>0</b> <   | 0                 |
| A2:1111-1111-1010-1001       | 1111-1111-1010-1000             | 0_                |
| A3:0000-0000-1110-1010       | 0000-0000-1110-101 <b>0</b> <   | 0                 |
| A4:0000-0011-0111-1000       | 0000-0011-0111-1001             |                   |
| A5:0000-1000-1101-1111       | 0000-1000-1101-111 <b>0</b>     | 0                 |
| A6:0000-0001-1111-1010       | 0000-0001-1111-1011             | <b>-</b>          |
| A7:1111-1110-0101-0110       | 1111-1110-0101-011 <b>0</b> <   | 0                 |

### FIR filter coefficients' LSB watermarking Magnitude response simulation results: (left: before watermarking right: after watermarking)



### **FPGA RAM Cell Locations' Watermarking** 4.2. Proposal Two:

Y(k)=A0\*X(k)+A1\*X(k-1)+....+An-1\*X(k-N-1),Let a FIR filter design be given by where k=0,1,....N-1.

- Suppose a watermark consists of 8 bits as 10001010.
- Let the RAM cell to store Ai be RAM\_i,
- A RAM cell on FPGA circuits can be identified by its coordinates (a, b).
- Watermark bits embedding rule:
- If the bits are 00, we choose both a and b as even.
- If the bits are 01, we choose a as even and b as odd.
- If the bits are 10, we choose a as odd and b as even. 31
  - If the bits are 11, we choose both a and b as odd.



| RAM_i for   | Watermarking | New         |
|-------------|--------------|-------------|
| storing A_i | bits         | Location of |
|             |              | the chosen  |
|             |              | RAM cell    |
| RAM_0       | <b>—</b>     | (1, 4)      |
|             | 0            |             |
| RAM_1       | 0            | (4,4)       |
|             | 0            |             |
| RAM_2       |              | (3,2)       |
|             | 0            |             |
| RAM_3       |              | (3,0)       |
|             | 0            |             |

## FIR filter place and route results: left:before watermarking right:after watermarking





|                     | Max Frequency | Hardware cost (slice) |
|---------------------|---------------|-----------------------|
| Before watermarking | 107.654 MHz   | 488/1536              |
| After watermarking  | 106.474 MHz   | 489/1536              |

# Advantages of the proposed methods:

- Simple watermark embedding and extraction
- Watermark is invisible to the potential attacker.
- Embedding watermark at both algorithm and ayout level
- Increasing secure strength and the time for reverse engineering

# Disadvantages of the proposed methods:

- performance may slightly worsen due to the modification of filter coefficients' LSB. For the first proposed method, filter
- For the second proposal, max frequency and nardware usage may be slightly worse than the original design.

### Comparison of Proposal One with Current Methods (at algorithm level)

|                                      | Magnitude    | Tap's Equal | Windowing                | Proposal One                     |
|--------------------------------------|--------------|-------------|--------------------------|----------------------------------|
|                                      | Modification | Replacement | Function<br>Watermarking | (FIR Filter LSB<br>Watermarking) |
| Filter<br>Performance<br>Degradation | Medium       | Small       | Small                    | Small                            |
| Hardware<br>Usage Increase           | +7%          | +29%        | N/A                      | %0                               |
| Design<br>Overhead                   | High         | Medium      | Low                      | Low                              |
| Extraction Cost                      | Low          | Medium      | Low                      | Medium                           |
| Probability of<br>Coincidence        | Low          | Low         | Low                      | Low                              |
| Security                             | Medium       | Medium      | Low                      | Medium<br>36                     |

### Comparison of Proposal Two with Current Methods (at physical/RTL design level)

|                                  |        | actual and | (me but significant messagnificant) | S. 10101)         |                          |            |  |
|----------------------------------|--------|------------|-------------------------------------|-------------------|--------------------------|------------|--|
|                                  | Using  | Bit-stream | Hierarchical                        | Watermarking      | Finger                   | Proposal   |  |
|                                  | Spare  | Modifica-  | Watermark-                          | by Using          | -mark-                   | Two        |  |
|                                  | LUT    | tion       | ing                                 | Protocols         | ing                      |            |  |
| Add Level                        | Layout | Layout     | RTL                                 | RTL               | Layout                   | Layout     |  |
| Embedding<br>Cost                | Medium | Medium     | Medium                              | Medium            | Med                      | Med        |  |
| Design<br>Overhead               | Medium | Medium     | Medium                              | Medium            | High                     | Low        |  |
| Extraction<br>Cost               | Medium | High       | High                                | High              | Low                      | Med        |  |
| Probability<br>of<br>Coincidence | Low    | Low        | Low                                 | Low               | Mediu                    | Low        |  |
| Security                         | Low    | High       | High                                | Medium            | Low                      | High       |  |
| Applied<br>Area                  | FPGA   | FPGA       | ASIC<br>(digital)                   | ASIC<br>(digital) | ASIC<br>(mix-<br>signal) | FPGA<br>37 |  |
|                                  |        |            |                                     |                   |                          |            |  |

Thanks for your time!

Any questions & advice?