

# New Design of a MAP Decoder

#### Leila Sabeti

Advisor: Dr. M. Ahmadi

Co-Advisor: Dr. K. Tepe

April 2004

University Of Windsor



#### Outline

- Objective
- Digital Communication System
- Turbo Encoder
- Turbo Decoder
- Algorithms History
- Comparison
- BCJR/MAP Algorithm
- Max-Log-MAP Algorithm
- Comparison between previous implementations
- Proposed System Design
- Proposed quantization
- Metric normalization
- RTL simulation
- Synthesis
- Future works



# Objective

- •MAP/BCJR Decoder
- -can be used in communication systems (wireless, satellite, magnetic recording, digital video,...)
- -Minimizes the bit error rate of received channel information
- -regenerates the original information
- •Max-Log-MAP algorithm for implementation.



## Digital communication System





#### Turbo Encoder

- Recursive Systematic Convolutional Codes (RSCC), two memory, code rate 1/2.
- Parallel or Serial concatenation of (RSCC) and a pseudo random interleaver and/or more memories.
- The encoding process represented by a state transition diagram.









#### Turbo Encoder

•Expanding the state transition diagram



Trellis diagram for (7,5) convolutional code



#### Turbo Decoder (SISO)

- Important development in coding theory in recent years.
- Standard(Consultative Committee for Space Data Systems(CCSDS), and 3<sup>rd</sup> Generation Partnership Project (3GPP))
- Strong requirement for the efficient implementation



#### Turbo Decoder

- MAP/BCJR Decoders, interleavers and deinterleavers
- BCJR algorithm for received channel sequences
- Passing information to the next decoder at each iteration
- Reduction of Bit Error Rate (BER).





# Algorithms History

- 1948 : Shannon[6]
- 1967 : Viterbi Algorithm (VA)[6]
- 1972 : MAP/BCJR Algorithm[1]
- 1989 : Optimum Update (SOVA-SU)[7]
- 1990 : Max-Log-MAP[2]
- 1995 : Log-MAP[2]
- 1996 : SOVA[7]
- 2001 : Improved Max-Log-MAP [4][5]





#### Performance of different Turbo decoders



- •MAP and Log-MAP have the best accuracy.
- •SOVA is the worst.
- •ML-MAP is in between but it will be improved by iterative decoding and using scaling factor for APP.



# **Complexity Comparison**

| MAP/BCJR              | Max-Log-MAP           | Log-MAP                | Sliding MAP             | SOVA                        |
|-----------------------|-----------------------|------------------------|-------------------------|-----------------------------|
| $O_M(n^2)$ $O_s(n^2)$ | $O_c(n^2)$ $O_s(n^2)$ | $O_c(n^2)$ $O_s(2n^2)$ | $O_M(6n^2)$ $O_s(6n^2)$ | $O_c(0.5n^2)$ $O_s(0.5n^2)$ |

- n: Number of states, M: Multiplications, S: Summations,
- C: Comparisons
- The differences of considered architecture in terms of power consumption is not significant.
- Improved ML-Map by using a scaling factor within the extrinsic calculation.



#### BCJR/MAP Algorithm



**Forward Backward recursion** 

• The output of this algorithm (soft output) gives the probability of each received bit of information to be one or zero





#### BCJR/MAP Algorithm

$$\begin{split} \gamma_{t}(m',m) &= \sum_{x} p_{t}(m|m').q_{t}(X_{t}|m',m).R(Y_{t_{d}}|X_{t}).R(Y_{t_{p}}|X_{t}) \\ \alpha_{t}(m) &= \sum_{m'} \alpha_{t-1}(m').\gamma_{t}(m',m) \\ \beta_{t}(m') &= \sum_{m} \beta_{t+1}(m).\gamma_{t+1}(m',m) \\ \Lambda(X_{t+1}) &= \ln \frac{\sum_{(m',m),X=1} \gamma_{t+1}(m',m).\beta_{t+1}(m).\alpha_{t}(m')}{\sum_{(m',m),X=1} \gamma_{t+1}(m',m).\beta_{t+1}(m).\alpha_{t}(m')} \end{split}$$

• Too difficult in practice, because of the numerical representation of probabilities, nonlinear functions and mixed multiplications and additions of these values.



## Max-Log-Map Algorithm

- work with the logarithms of the values using the following approximation:  $\ln(e^{\gamma_1} + ... + e^{\gamma_n}) \approx \max_{i \in \{1, n\}} \gamma_i$
- Multipliers which make the design complex, huge and slow are changed to adders and comparators.

$$\ln \gamma_{t}(m',m) = \frac{2Y_{t_{d}}X_{t}}{N_{0}} + \frac{2Y_{t_{p}}X_{t}}{N_{0}} + \ln AP_{t} + K$$

$$\ln \alpha_{t}(m) = \max_{m'} [\alpha_{t-1}(m') + \gamma_{t}(m', m)]$$

$$\ln \beta_{t}(m') = \max_{m} [\beta_{t+1}(m') + \gamma_{t+1}(m', m)]$$



#### Max-Log-MAP Algorithm

- Using Alpha, Beta and Gamma, Log-Likelihood Ratio (LLR) is computed which provides soft decision.
- Soft Output makes it possible to decide if each received Bit of information is zero or one.

#### Log-Likelihood Ratio (LLR)

$$\begin{split} &\ln \Lambda_{t+1} = \max_{(m,m'),X=1} [\ln \gamma_{t+1}(m',m) + \ln \beta_{t+1}(m) + \ln \alpha_{t}(m',m)] \\ &- \max_{(m,m'),X=-1} [\ln \gamma_{t+1}(m',m) + \ln \beta_{t+1}(m) + \ln \alpha_{t}(m',m)] \end{split}$$



#### Previous implementations

|      | Algorithm | Speed | Area     | Accuracy |
|------|-----------|-------|----------|----------|
| [4]  | ML-MAP    | High  | Medium   | High     |
| [12] | Log-MAP   | High  | High     | High     |
| [8]  | SL-MAP    | Low   | Low      | High     |
| Prp  | ML-MAP    | High  | <b>+</b> | <b>†</b> |

- •Speed range about 20MHz~100MHz, needed for iterations
- •Minimum area about 7mm<sup>2</sup>
- •Disadv. of [8]: Complex Control unit for synchronization of decoding steps
- •Decreasing the memory size and increasing the accuracy in ML-MAP the lowest-complexity algorithm.
- •Using the parallel calculation and LUTs, High speed



## Proposed System Specification

- Encoder: Recursive Systematic Convolutional (RSC)
- Channel: Additive White Gaussian Noise (AWGN)
- Considered Modulation: Binary Phase Shift Keying (BPSK), which maps 1 to 1 and 0 to -1.
- Number Of Memories: 2.
- Code Rate: R=1/2
- Block size: Flexible to the block size



# Proposed System Design

- 1. Gamma and Alpha are calculated together and stored in RAM.
- 2. Beta and Landau are also calculated in parallel to give the soft output
- 3. Faster, less memory and reduced area





# Proposed Gamma Unit

Logarithm of Gamma

$$\ln \gamma_{t}(m', m) = \frac{2Y_{t_{d}}X_{t}}{N_{0}} + \frac{2Y_{t_{p}}X_{t}}{N_{0}} + \ln AP_{t} + K$$

- No sensitivity of Max-Log-MAP algorithm to the variance of the noise
- Eight nonzero Gammas but four different values.

$$\ln \gamma_{t,00}(m',m) = (-Y_{t_d} - Y_{t_p}) + \ln AP_t(-1)$$

$$\ln \gamma_{t,01}(m',m) = (-Y_{t_d} + Y_{t_p}) + \ln AP_t(-1)$$

$$\ln \gamma_{t,10}(m',m) = (+Y_{t_d} - Y_{t_p}) + \ln AP_t(+1)$$

$$\ln \gamma_{t,11}(m',m) = (+Y_{t_d} + Y_{t_p}) + \ln AP_t(+1)$$



# Proposed Gamma Unit



Yd (systematic data) and Ys (Parity data) are added/subtracted.



#### Alpha Calculation Unit





# Proposed quantization

- Quantization of input, Gamma, Alpha, Beta, Output and...
- Decreasing the number of bits->Lower accuracy
- Increasing->Larger memories for storage
- Crucial choosing
- Minimum quantization that still gives a reliable BER based on simulation results[4].



## Proposed quantization

- Decoder inputs [-4, 4], 90% covering.
- Integer value with one digit precision.

•APP values between -8 and +8.





Integer

mantissa



## Proposed quantization

- lnAP(1) and lnAP(-1) are quantized to integer values from –8 to 0.
- Also 8bits for  $\gamma$ ,  $\alpha$ ,  $\beta$  and 8bits for output is considered.







#### Metric Normalization

- In forward or backward recursions, metric values can easily overflow or underflow.
- subtraction of the maximum or minimum node metrics at a specific time from all of the node metrics at that time





#### **RTL Simulation**

- Verilog
- Simvision





- Synopsys (Design analyzer)
- Modules





- SynopsysI/O wrapper





# Synthesis



Synopsys

•Area: 0.96 mm<sup>2</sup>

• Speed: 150 MHz

•Fastest Implementation:

110MHz



# Partitioning and Floorplanning

#### •Encounter





#### **Future Works**



# Thank you