# **DSD Final Project Scores MIPS**

組別: M3

## Baseline

## (1) Area: (um<sup>2</sup>)

```
Number of ports:
                                     2387
Number of nets:
                                    23077
Number of cells:
                                    20928
Number of combinational cells:
                                    16527
Number of sequential cells:
                                    4387
Number of macros/black boxes:
                                       0
Number of buf/inv:
                                     5941
Number of references:
                                       19
Combinational area:
                           175429.683867
Buf/Inv area:
                             44035.648060
Noncombinational area: 125444.651712
Macro/Black Box area:
                                 0.000000
Net Interconnect area: 2739627.321136
Total cell area:
                             300874.335580
Total area:
                            3040501.656716
```

## (2) Total Simulation Time of given has Hazard testbench: (ns)

Timing violations before reset & glitches

T = 6616.5 ns

Test bench cycle time = 3ns

(3) Area\*Total Simulation Time: (um² \* ns)

```
A * T = 1990735041 (um<sup>2</sup> * ns)
```

(4) Clock cycle for post-syn simulation (cycle in sdc, not cycle in testbench): (ns)

```
clock cycle = 3 (ns)
```

#### **BrPred**

(1) Total execution cycles of 'I\_mem\_BrPred'

Timing violations before reset & glitches

```
cycle time = 6ns
```

cycles = 1053ns/6ns = 175 cycles

(2) Total execution cycles of 'I\_mem\_hasHazard'

10251ns/6ns = 1708 cycles

# (3) Synthesis area of BPU (um²)

Total area of BrPred minus baseline design, two designs' clock cycle need to be the same when synthesize 6809.968332 (um<sup>2</sup>)

(4) Clock cycle of post synthesis simulation

```
// this is a test bench feeds initial instruction and data
// the processor output is not verified

timescale 1 ns/10 ps

'define CYCLE 6 // You can modify your clock frequency

define DMEM_INIT "./pattern/D_mem"

define SDFFILE "./src_extension/CHIP_syn.sdf" // Modify your SDF file name
```

# L2Cache

- (1) Average memory access time: 0.8ns (D\_mem)
- (2) Total execution time of given I\_mem\_L2Cache: 296,250.5

# MultDiv

- (1) Area of MultDiv: 117,365 (um<sup>2</sup>)
- (2) Total execution time of test program: 3,903.75 (ns)

(3) Minimum clock period: 7 (ns)