### WEEK 4

### **BY:** SAKSHAM RAO

## 1. Introduction / Background

This week's task explores transistor-level CMOS circuit behaviour via SPICE simulations using the SKY130 process models. The aim is to bridge device physics (MOSFET characteristics, sizing, variation) with digital timing fundamentals (delay, noise margin, slack) as used in static timing analysis (STA).

Specifically:

- We first examine how a MOSFET transitions between linear and saturation regions (Id vs Vds).
- We extract the threshold voltage (Vt) from Id vs Vgs, and observe velocity-saturation effects in short-channel devices.
- We build a CMOS inverter and sweep its input to obtain the voltage transfer characteristic (VTC), identifying the switching threshold (Vm).
- We then perform transient simulation on the inverter to measure rise and fall propagation delays.
- Noise margins are determined from the VTC (VOL, VOH, VIL, VIH → NML, NMH).
- Finally we study variation: supply-voltage (Vdd) changes and transistor sizing changes (W/L) to see how inverter behaviour and timing margins shift.
   By doing this, we gain intuition into how device-level variations propagate up into circuit timing and margin budgets used in STA.

### 2. SPICE Netlist / Code References

All nfet and pfet relevant to lab accessed directly from the github.

## 3. Plots & Figures



















### 4. Tabulated Results

Below is a template table

| Experiment                             | Condition                               | Extracted<br>Parameter | Symbo    | l Value | Unit | Notes                                        |
|----------------------------------------|-----------------------------------------|------------------------|----------|---------|------|----------------------------------------------|
| NMOS Threshold<br>Voltage              | W=5 μm, L=2<br>μm, Vdd=1.8V             | Vt                     | Vt       | 0.767 V |      | Method: √Id extrapolation / constant current |
| Inverter<br>Switching<br>Threshold     | Wp=0.84 μm,<br>Wn=0.39 μm,<br>Vdd=1.8 V | Vm                     | Vm       | 0.876 V |      | Vin = Vout crossing                          |
| Inverter Rise<br>Delay                 | Wp=0.84 μm,<br>Wn=0.39 μm,<br>Vdd=1.8 V | tpLH                   | tpLH     | 0.33 ns | 3    | 50% input to 50% output                      |
| Inverter Fall<br>Delay                 | same                                    | tpHL                   | tpHL     | 0.28 ns | 5    | 50% input to 50% output                      |
| Noise Margin<br>Low                    | VTC at<br>Vdd=1.8V                      | NML = VIL<br>– VOL     | NML      | 0.768 V |      |                                              |
| Noise Margin<br>High                   | same                                    | NMH = VOH<br>– VIH     | I<br>NMH | 0.621 V |      |                                              |
| Device Variation:<br>Switching Voltage |                                         | Vm                     | Vm       | 0.989 V |      | Vin = Vout crossing                          |

## 5. Observations / Analysis

#### A. MOSFET Id vs Vds

- At low Vds, Id increases approximately linearly with Vds; beyond a certain Vds, Id saturates (becomes nearly flat) for each Vgs. For higher Vgs values, the saturation current is higher. There may be a slight slope in saturation region representing channel-length modulation.
- In the linear region the channel is fully formed and behaves like a resistor; once Vds exceeds (Vgs–Vt), the channel pinches off at the drain end and further increase in Vds gives only modest increase in current (saturation). In short-channel devices, velocity saturation and channel shortening reduce the slope, and the remaining slope is due to channel-length modulation (finite output resistance).

The saturation region current sets the drive strength of the device. The finite output resistance (r\_out) in saturation means that the device cannot be considered ideal switch — it will impact how fast a node can be driven (i.e., its delay) and how large the load it can drive. Variation in this behaviour translates into variation of propagation delay and slack margin in STA.

#### **B. NMOS Id vs Vgs (Threshold Extraction)**

- : The Id vs Vgs curve shows a threshold-like kink where current starts to rise sharply. On a √Id vs Vgs plot (for long-channel behaviour) you can extrapolate the linear portion back to zero to get Vt. In a short-channel device you may see a more gradual increase due to velocity saturation.
- : Vt is the gate-voltage at which a strong inversion channel forms and significant current begins to flow. In short-channel devices velocity saturation occurs when the carriers cannot gain further velocity despite higher lateral field; this flattens the I–V rise and complicates threshold definition.
- Vt variation (due to process, temperature, voltage) shifts the device's drive strength and switching point of gates. In timing paths, a higher Vt usually slows devices (lower current) and may increase slack negative margin, while a lower Vt increases leakage and may affect noise margins.

#### **C. CMOS Inverter VTC**

- The VTC (Vout vs Vin) shows a steep transition region where the inverter switches, typically around some Vm point (where Vin = Vout). The gain (dVout/dVin) is high around that region. On the left region (Vin low) Vout is near Vdd (PMOS on), on right region (Vin high) Vout is near 0 (NMOS on).
- As input increases, the NMOS begins to conduct and the PMOS begins to turn off; at the crossover point both devices conduct significantly so the output is dragged from high to low (or vice versa). The sizing ratio (Wp:Wn) and the device characteristics determine the exact switching point Vm.
- Vm effectively sets the logic threshold of the gate and influences when the next stage sees a valid "0" or "1" transition. The steepness of VTC (gain) affects noise margin and the robustness of logic levels; thus better understanding of VTC helps in margin budgeting in timing and noise analysis.

### D. Transient Simulation – Rise/Fall Delays

- The output waveform follows the input pulse with some delay; the time between the input crossing 50% and output crossing 50% defines tpLH for rising transition and tpHL for falling transition. Often one of tpLH/tpHL is longer, e.g., rise may be slower.
- The delay arises due to the RC charging/discharging of the load through the MOSFETs;
   PMOS and NMOS have different mobilities (holes slower), meaning the rise (through PMOS) often is slower than the fall (through NMOS) unless sizing compensates.
   Capacitances (load, parasitic) and drive current define the delay.

• Propagation delay is key for STA: launch-to-capture timing, clock period budgeting, and slack calculation. Understanding factors affecting delay (loading, sizing, supply) gives better insight on how to optimise critical paths.

#### E. Noise Margin / Robustness Analysis

- From the VTC you can extract VOL (output low), VOH (output high), VIL and VIH (input threshold points where gain = −1 or some defined point). Then noise margins NML and NMH quantify how much noise the gate can tolerate.
- The logic levels and transition region define how resilient the logic gate is to input noise or variation. A larger noise margin means more robust logic. Sizing, threshold voltages, and supply affect these margins.
- In timing and sign-off, noise margins are akin to margin budgets if noise or variation consumes margin, then slack is reduced. Robust logic design means you must allow margin not only for timing but also for noise/variations.

#### F. Power-Supply and Device Variation Studies

- Varying Vdd shifts the VTC (Vm moves, gain may reduce), and increases delay (at lower Vdd the current is less). Changing transistor sizes (e.g., W/L ratio) shifts Vm and affects drive strength and hence delay. Noise margins similarly change.
- Supply voltage affects overdrive (Vgs−Vt) and hence current; smaller supply ⇒ lower drive current ⇒ slower device. Sizing changes affect ratio of PMOS/NMOS strengths and thus switching threshold. Variations in process (device size, mobility, threshold) propagate to circuit behaviour.
- STA typically considers PVT corners (process, voltage, temperature) explicitly. These variation studies at the transistor/circuit level show why corners exist and how slack/critical path margin can degrade under worst-case conditions. Understanding this physically helps anticipate where timing margin may vanish or variation may dominate.

### 6. Conclusions

- This set of SPICE- based experiments show clearly how transistor-level phenomena (threshold voltage, velocity saturation, channel length modulation, sizing and supply variation) affect circuit-level timing and noise behaviour.
- The behaviour we measured (switching thresholds, delays, noise margins) are the building blocks of what STA approximates when analysing large digital designs. By seeing the physical device behaviour, we gain better intuition for timing budgets, margin setting, and variation impacts.
- Device sizing, supply voltage, and process variation all contribute to timing slack tightening this underscores the importance of conservative margins in digital design.
- In real design flows (such as considered in the sky130 workshop), these principles underlie how standard-cells are characterised, how timing models are built, and how PVT corners are defined.

• Overall, bridging SPICE simulation and STA concepts strengthens your understanding of how "what happens in the transistor" affects "what happens in the digital circuit and timing path".

# 7. References

Repository: sky130CircuitDesignWorkshop (GitHub) —
 https://github.com/kunalg123/sky130CircuitDesignWorkshop (GitHub)