

Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# MPU-3000/MPU-3050 Motion Processing Unit Product Specification Rev 2.6



Document Number: PS-MPU-3000A-00 Revision: 2.6 Release Date: 3/3/2011

# **CONTENTS**

| 1 | DO         | CUMENT INFORMATION                                                                                                       | 4  |
|---|------------|--------------------------------------------------------------------------------------------------------------------------|----|
|   | 1.1        | REVISION HISTORY                                                                                                         | 2  |
|   | 1.2        | Purpose and Scope                                                                                                        |    |
|   | 1.3        | PRODUCT OVERVIEW.                                                                                                        |    |
|   | 1.4        | APPLICATIONS                                                                                                             | 7  |
| 2 | FE/        | ATURES                                                                                                                   | 8  |
| _ |            | SENSORS                                                                                                                  |    |
|   | 2.1<br>2.2 | DIGITAL OUTPUT                                                                                                           |    |
|   | 2.2        | MOTION PROCESSING.                                                                                                       |    |
|   | 2.4        | CLOCKING                                                                                                                 |    |
|   | 2.5        | Power                                                                                                                    |    |
|   | 2.6        | PACKAGE                                                                                                                  | 9  |
| 3 | ELE        | ECTRICAL CHARACTERISTICS                                                                                                 | 10 |
|   | 3.1        | SENSOR SPECIFICATIONS                                                                                                    |    |
|   | 3.2        | ELECTRICAL SPECIFICATIONS                                                                                                |    |
|   | 3.3        | ELECTRICAL SPECIFICATIONS, CONTINUED                                                                                     |    |
|   | 3.4        | ELECTRICAL SPECIFICATIONS, CONTINUED                                                                                     |    |
|   | 3.5        | I <sup>2</sup> C TIMING CHARACTERIZATION                                                                                 |    |
|   | 3.6        | SPI TIMING CHARACTERIZATION (MPU-3000 ONLY)                                                                              |    |
|   | 3.7        | ABSOLUTE MAXIMUM RATINGS                                                                                                 | 16 |
| 4 | API        | PLICATIONS INFORMATION                                                                                                   | 17 |
|   | 4.1        | PIN OUT AND SIGNAL DESCRIPTION                                                                                           | 17 |
|   | 4.2        | TYPICAL OPERATING CIRCUITS                                                                                               | 18 |
|   | 4.3        | BILL OF MATERIALS FOR EXTERNAL COMPONENTS                                                                                |    |
|   | 4.4        | RECOMMENDED POWER-ON PROCEDURE                                                                                           | 19 |
| 5 | FUI        | NCTIONAL OVERVIEW                                                                                                        | 20 |
|   | 5.1        | BLOCK DIAGRAM                                                                                                            | 20 |
|   | 5.2        | Overview                                                                                                                 |    |
|   | 5.3        | THREE-AXIS MEMS GYROSCOPE WITH 16-BIT ADCS AND SIGNAL CONDITIONING                                                       |    |
|   | 5.4        | DIGITAL MOTION PROCESSOR                                                                                                 |    |
|   | 5.5        | PRIMARY I2C AND SPI SERIAL COMMUNICATIONS INTERFACES                                                                     |    |
|   | 5.6        | SECONDARY I <sup>2</sup> C SERIAL INTERFACE (FOR A THIRD-PARTY ACCELEROMETER OR OTHER SENSORS) INTERNAL CLOCK GENERATION |    |
|   | 5.7<br>5.8 | CLOCK OUTPUT                                                                                                             |    |
|   | 5.9        | SENSOR DATA REGISTERS                                                                                                    |    |
|   | 5.10       | FIFO                                                                                                                     |    |
|   | 5.11       | INTERRUPTS                                                                                                               |    |
|   | 5.12       | DIGITAL-OUTPUT TEMPERATURE SENSOR                                                                                        |    |
|   | 5.13       | BIAS AND LDO                                                                                                             |    |
|   | 5.14       | CHARGE PUMP                                                                                                              |    |
|   | 5.15       | CHIP VERSION                                                                                                             |    |
| 6 | DIG        | ITAL INTERFACE                                                                                                           |    |
|   | 6.1        | I <sup>2</sup> C and SPI (MPU-3000 only) Serial Interfaces                                                               | 26 |
| 7 | SEI        | RIAL INTERFACE CONSIDERATIONS (MPU-3050)                                                                                 | 31 |
|   | 7.1        | MPU-3050 Supported Interfaces                                                                                            | 31 |
|   | 7.2        | Logic Level s                                                                                                            | 31 |



Document Number: PS-MPU-3000A-00 Revision: 2.6 Release Date: 3/3/2011

| 8 A | ASSEMBLY                      | 34 |
|-----|-------------------------------|----|
| 8.1 | ORIENTATION OF AXES           | 34 |
| 8.2 | PACKAGE DIMENSIONS:           | 35 |
| 8.3 |                               |    |
| 8.4 | ASSEMBLY PRECAUTIONS          | 37 |
| 8.5 | PACKAGE MARKING SPECIFICATION | 40 |
| 8.6 |                               |    |
| 8.7 | LABEL                         | 42 |
| 8.8 | Packaging                     | 43 |
| 9 R | RELIABILITY                   | 44 |
| 9.1 | QUALIFICATION TEST POLICY     | 44 |
| 9.2 |                               |    |
| 10  | ENVIRONMENTAL COMPLIANCE      | 45 |



Document Number: PS-MPU-3000A-00 Revision: 2.6 Release Date: 3/3/2011

#### **Document Information** 1

#### 1.1 **Revision History**

| Revision<br>Date | Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6/25/09          | 1.0      | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 9/28/09          | 2.0      | Changes for revision level compliance of MPU-30X0 to MPU-3000 Specification:  Sec. 1.2 Added Revision B1 silicon note  Sec. 1.3 Updated noise specification to 0.03°/s/√Hz  Sec. 2.3 Added secondary I²C interface  Sec. 3.1 Updated sensor specifications table  Sec. 3.2 Changed VDD to 2.5V and T <sub>A</sub> = 25°C  Sec. 3.2-3.3 Changed electrical specifications table format and typical values  Sec. 4.1 Updated pin-out and signal descriptions with new diagram  Sec. 4.2 Updated typical operating circuit diagram  Sec. 5.1 Updated new block diagram descriptions for primary and secondary I²C serial interfaces  Sec. 5.9 Changed FIFO description  Sec. 6 Edited digital interface  Sec. 10.2 Updated package drawing/dimensions  Sec. 10.7 Edited trace routing  Sec. 13 Added Appendix 1.0, Errata for Revision G devices |
| 11/5/09          | 2.1      | Sec. 10 Added Material Handling Specification content                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12/23/09         | 2.2      | Sec. 3.2 Updated Electrical Specifications with Power-Supply Ramp Rate for VLOGIC Reference Voltage  Sec. 3.3 Updated Level Output Current specifications for the Primary and Secondary I <sup>2</sup> C interfaces  Sec. 3.4 Updated Frequency Variation Over Temperature Specification for Internal Clock Source  Sec. 3.5.1 Updated ESD Specification  Sec. 4.4 Added recommended Power-On Procedure diagram                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3/15/2010        | 2.3      | Sec. 1.4 Added new InvenSense trademarks under Applications Sec. 2.2 Edited Digital Output for 400KHz standard (not up to) Sec. 3.1 Changed Sensitivity Scale Factor to 115 LSB/(9/s) Sec. 4.4 Updated Recommended Power-on Procedure diagram Sec. 8.2 Modified Example Power Configuration diagram to remove IME-3000 reference Sec. 11.2 Updated ESD-HBM for Device Component Level Tests. Removed all references to IME-3000 and replaced with third-party accelerometer.                                                                                                                                                                                                                                                                                                                                                                  |
| 8/17/2010        | 2.4      | Sec. 3.1 Updated sensitivity scale factor, ZRO, Noise performance Sec. 3.2 Added operating current for case without DMP Added start-up time Sec. 8.2 Updated table with reference to AUX_VDDIO Sec. 9.1 Added Demo Software Section Sec. 10-11 Added Register Maps and Register Description Sections Sec. 12.9 Updated table and accompanying text Sec. 12.11 Added Storage Specifications Section Sec. 14 Added Environment Compliance Section                                                                                                                                                                                                                                                                                                                                                                                               |



Document Number: PS-MPU-3000A-00 Revision: 2.6 Release Date: 3/3/2011

| Revision<br>Date | Revision | Description  |                                                                                        |  |
|------------------|----------|--------------|----------------------------------------------------------------------------------------|--|
| 8/26/2010        | 2.4b     | Sec. 3.2-3.3 | Updated specifications for C <sub>i</sub>                                              |  |
|                  |          | Sec. 3.5     | Updated specifications for C <sub>b</sub>                                              |  |
|                  |          | Sec. 3.3     | Updated V <sub>IH</sub> and V <sub>hvs</sub>                                           |  |
| 12/23/2010       | 2.5      | Sec. 9       | Removed MPL section. Created a separate document for                                   |  |
| ,_,,_,,          |          |              | Register Information                                                                   |  |
| 3/3/2011         | 2.6      | Sec. 2.2     | Clarified SPI Usage case                                                               |  |
| 0,0,00           |          | Sec. 4.3     | Fixed C1 and C2 Specifications                                                         |  |
|                  |          | Sec. 5.5     | Clarified SPI Usage case                                                               |  |
|                  |          | Sec. 5.5     | Documented inoperable primary bus when VDD is low and interface pins are low impedance |  |
|                  |          | Sec. 5.6     | Documented gyro access capability in Pass-Through Mode                                 |  |
|                  |          | Sec. 5.6     | Documented the Secondary I <sup>2</sup> C bus Internal Pull Up configuration           |  |
|                  |          | Sec. 7.2     | Modified diagrams to clarify usage of 3 <sup>rd</sup> party accelerometers             |  |
|                  |          | Sec. 8       | Modified assembly rules and Moisture Sensitivity Level (MSL) Labels                    |  |



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

## 1.2 Purpose and Scope

This document is a product specification, providing a description, specifications, and design related information for the MPU-3000™ and MPU-3050™ Motion Processing Unit™ (collectively called the MPU-30X0™). References [1], [2] and [3] provide a complementary set of software guides for the Motion Processing Library (MPL) and describe in detail the API and System Layer routines needed for interfacing to the MPU-30X0.

Electrical characteristics are based upon simulation results and limited characterization data of advanced samples only. Specifications are subject to change without notice. Final specifications will be updated based upon characterization of final silicon.

## 1.3 Product Overview

The MPU-30X0 Motion Processing Unit (MPU™) is the world's first motion processing solution with integrated 6-axis sensor fusion for smart phone applications. The MPU-30X0 has an embedded 3-axis gyroscope and Digital Motion Processor™ (DMP) hardware accelerator engine with a secondary I²C port that interfaces to third party digital accelerometers to deliver a complete 6-axis sensor fusion output to its primary I²C port. This combines both linear and rotational motion into a single data stream for the application. This breakthrough in gyroscope technology provides a dramatic 68% smaller footprint, 40% thinner package, consumes 55% less power, and has inherent cost advantages compared to the latest competitive gyro solutions to uniquely address the fast-growing demand for 6-axis motion processing in mobile handsets. The primary interface also supports SPI protocol on the MPU-3000 and can be used to read/write to all the registers on the part. The MPU's memory and FIFO are not accessible via the SPI interface.

The MPU-30X0 significantly extends and transforms motion sensing features provided by accelerometers beyond portrait and landscape orientation, to motion processing functionality. The MPU measures and processes both linear and rotational movements, creating a higher degree of 1:1 motion interactivity between the user and their handset. Similar to the proliferation of Bluetooth, camera phone image sensors and Wi-Fi, motion processing is becoming a "must-have" function in mobile handsets benefitting wireless carriers, mobile handset OEMs, application developers and endusers. By providing an integrated sensor fusion output, the DMP in the MPU-30X0 offloads the intensive motion processing computation requirements from the applications processor, reducing the need for frequent polling of the motion sensor output and enabling use of low cost, low power application processors thereby increasing overall battery life of handsets. Since handsets today are of multi-function nature, MPU-30X0 not only provides accurate 1:1 motion tracking for some of the more common applications such as still/video image stabilization, gaming and dead reckoning, the 32-bit DMP can be programmed to deliver advanced UI, e.g. multiple kinds of gestures and character recognition leading to applications such as *Airsign*<sup>TM</sup>, *TouchAnywhere*<sup>TM</sup>, *MotionCommand*<sup>TM</sup>.

By leveraging its patented and volume-proven Nasiri-Fabrication platform, which integrates MEMS wafers with companion CMOS electronics through wafer-level bonding, InvenSense has driven the MPU-30X0 package size down to a revolutionary footprint of 4x4x0.9mm (QFN), while providing the highest performance, lowest noise, and the lowest cost semiconductor packaging to address a wide range of handheld consumer electronic devices.

MPL Software References

- [1] MPL Programmer's Guide Application Note (AN-MPL-3000-UG-01 or later)
- [2] MPL Functional Specification (DOC-MPL-FS-V2.3 or later)
- [3] MPL Product Specification (PS-MPL-3000-v2.0 or later)



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

The MPU-30X0 integrates 16-bit analog-to-digital converters (ADCs), selectable low-pass filters, FIFO, embedded temperature sensor, and Fast Mode I $^2$ C or SPI (MPU-3000 only) interfaces. Performance features include programmable full-scale range from  $\pm 250$  degrees-per-second up to  $\pm 2000$  degrees-per-second ( $^9$ /s or dps), and low-noise of  $0.01^{\circ}$ /s/ $^1$ Hz, while providing the highest robustness supporting 10,000g shock in operation. The highest cross-axis isolation is achieved by design from its single silicon integration. Factory-calibrated initial sensitivity reduces production-line calibration requirements. The part's on-chip FIFO and dedicated I $^2$ C-master accelerometer sensor bus simplify system timing and lower system power consumption. The sensor bus allows the MPU-30X0 to directly acquire data from the off-chip accelerometer without intervention from an external processor. Other industry-leading features include a small 4mmx4mmx0.9mm plastic QFN package, an embedded temperature sensor, programmable interrupts, and a low 13mW power consumption. Parts are available with I $^2$ C and SPI serial interfaces, a VDD operating range of 2.1 to 3.6V, and a VLOGIC interface voltage from 1.71V to 3.6V.

The MPU-3000 and MPU-3050 are identical, except that the MPU-3050 supports the  $I^2C$  serial interface only, and has a separate VLOGIC reference pin (in addition to its analog supply pin, VDD), which sets the logic levels of its  $I^2C$  interface. The VLOGIC voltage may be between 1.71V min to VDD max. The MPU-3000 supports both  $I^2C$  and SPI interfaces and has a single supply pin, VDD, which is the device's logic reference supply and the analog supply for the part. The table below outlines these differences:

## Primary Differences between MPU-3000 and MPU-3050

| Part / Item                 | MPU-3000              | MPU-3050         |  |  |  |
|-----------------------------|-----------------------|------------------|--|--|--|
| VDD                         | 2.1V to 3.6V          | 2.1V to 3.6V     |  |  |  |
| VLOGIC                      | n/a                   | 1.71V to VDD     |  |  |  |
| Serial Interfaces Supported | I <sup>2</sup> C, SPI | l <sup>2</sup> C |  |  |  |
| Pin 8                       | /CS                   | VLOGIC           |  |  |  |
| Pin 9                       | AD0/SDO               | AD0              |  |  |  |
| Pin 23                      | SCL/SCLK              | SCL              |  |  |  |
| Pin 24                      | SDA/SDI               | SDA              |  |  |  |

## 1.4 Applications

- BlurFree<sup>™</sup> technology (for Video/Still Image Stabilization)
- AirSign™ technology (for Security/Authentication)
- TouchAnywhere™ technology (for Application Control/Navigation)
- *MotionCommand*<sup>™</sup> technology (for Gesture Short-cuts)
- Motion-enabled game and application framework
- InstantGesture™ iG™ gesture recognition
- "No Touch" UI
- Handset gaming
- Location based services, points of interest, and dead reckoning
- Improved camera image quality through image stabilization
- Health and sports monitoring
- Power management



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

## 2 Features

The MPU-30X0 Motion Processing Unit includes a wide range of features:

## 2.1 Sensors

- X-, Y-, Z-Axis angular rate sensors (gyros) on one integrated circuit
- Digital-output temperature sensor
- External sync signal connected to the FSYNC pin supports image, video and GPS synchronization
- 6-axis motion processing capability using secondary I<sup>2</sup>C interface to directly connect to a digital 3axis third-party accelerometer
- Factory calibrated scale factor
- High cross-axis isolation via proprietary MEMS design
- 10,000*g* shock tolerant

## 2.2 Digital Output

- Fast Mode (400kHz) I<sup>2</sup>C
- 1MHz SPI (MPU-3000 only) to access gyro, temp and auxiliary sensor registers only; aimed at higher speed applications which need raw data, refer to Section 5.5 for further explanation
- 16-bit ADCs for digitizing sensor outputs
- Angular rate sensors (gyros) with applications-programmable full-scale-range of ±250°/sec, ±500°/sec, ±1000°/sec, or ±2000°/sec.

# 2.3 Motion Processing

- Embedded Digital Motion Processing™ (DMP™) engine supports 3D motion processing and gesture recognition algorithms
- When used together with a digital 3-axis third party accelerometer, the MPU-30X0 collects the accelerometer data via a dedicated interface, while synchronizing data sampling at a user defined rate. The total data set obtained by the MPU-30X0 includes 3-axis gyroscope data and 3-axis accelerometer data, temperature data, and the one bit external sync signal connected to the FSYNC pin. The MPU also downloads the results calculated by the digital 3-axis third party accelerometer internal registers.
- FIFO buffers complete data set, reducing timing requirements on the system processor and saving power by letting the processor burst read the FIFO data, and then go into a low-power sleep mode while the MPU collects more data.
- Programmable interrupt supports features such as gesture recognition, panning, zooming, scrolling, zero-motion detection, tap detection, and shake detection
- Hand iitter filter
- Programmable low-pass filters
- Feature extraction for peak and zero-crossing detection
- Pedometer functionality

## 2.4 Clocking

- On-chip timing generator clock frequency ±1% over full temperature range
- Optional external clock inputs of 32.768kHz or 19.2MHz
- 1MHz clock output to synchronize with digital 3-axis accelerometer

## 2.5 Power

- VDD supply voltage range of 2.1V to 3.6V
- Flexible VLOGIC reference voltage allows for multiple I<sup>2</sup>C interface voltage levels (MPU-3050 only)
- Power consumption with all three axes and DMP active: 6.1mA
- Sleep mode: 5µA
- Each axis can be individually powered down



Document Number: PS-MPU-3000A-00 Revision: 2.6

Release Date: 3/3/2011

# 2.6 Package

- 4x4x0.9mm QFN plastic package
- MEMS structure hermetically sealed and bonded at wafer level
- RoHS and Green compliant



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

## 3 Electrical Characteristics

# 3.1 Sensor Specifications

Typical Operating Circuit of Section 4.2, VDD = 2.5V, VLOGIC = 2.5V (MPU-3050 Only), T<sub>A</sub>=25°C.

| Parameter                                           | Conditions                              | Min | Typical   | Max | Unit      | Notes |
|-----------------------------------------------------|-----------------------------------------|-----|-----------|-----|-----------|-------|
| GYRO SENSITIVITY                                    |                                         |     |           |     |           |       |
| Full-Scale Range                                    | FS_SEL=0                                |     | ±250      |     | °/s       | 4, 7  |
|                                                     | FS_SEL=1                                |     | ±500      |     |           | 4, 7  |
|                                                     | FS_SEL=2                                |     | ±1000     |     |           | 4, 7  |
|                                                     | FS_SEL=3                                |     | ±2000     |     |           | 4, 7  |
| Gyro ADC Word Length                                |                                         |     | 16        |     | bits      | 3     |
| Sensitivity Scale Factor                            | FS_SEL=0                                |     | 131       |     | LSB/(º/s) | 1     |
|                                                     | FS_SEL=1                                |     | 65.5      |     |           | 3     |
|                                                     | FS_SEL=2                                |     | 32.8      |     |           | 3     |
|                                                     | FS_SEL=3                                |     | 16.4      |     |           | 3     |
| Sensitivity Scale Factor Tolerance                  | 25°C                                    | -6  | ±2        | +6  | %         | 1     |
| Sensitivity Scale Factor Variation Over Temperature | -40°C to +85°C                          |     | ±2        |     | %         | 8     |
| Nonlinearity                                        | Best fit straight line; 25°C            |     | 0.2       |     | %         | 6     |
| Cross-Axis Sensitivity                              |                                         |     | 2         |     | %         | 6     |
| GYRO ZERO-RATE OUTPUT (ZRO)                         |                                         |     |           |     |           |       |
| Initial ZRO Tolerance                               | 25°C                                    |     | ±20       |     | °/s       | 1     |
| ZRO Variation Over Temperature                      | -40°C to +85°C                          |     | ±0.03     |     | º/s/°C    | 8     |
| Power-Supply Sensitivity (1-10Hz)                   | Sine wave, 100mVpp; VDD=2.2V            |     | 0.2       |     | °/s       | 5     |
| Power-Supply Sensitivity (10 - 250Hz)               | Sine wave, 100mVpp; VDD=2.2V            |     | 0.2       |     | °/s       | 5     |
| Power-Supply Sensitivity (250Hz - 100kHz)           | Sine wave, 100mVpp; VDD=2.2V            |     | 4         |     | º/s       | 5     |
| Linear Acceleration Sensitivity                     | Static                                  |     | 0.1       |     | º/s/g     | 6     |
| GYRO NOISE PERFORMANCE                              | FS_SEL=0                                |     |           |     |           |       |
| Total RMS Noise                                     | DLPFCFG=2 (100Hz)                       |     | 0.1       |     | º/s-rms   | 1     |
| Low-frequency RMS noise                             | Bandwidth 1Hz to10Hz                    |     | 0.033     |     | º/s-rms   | 1     |
| Rate Noise Spectral Density                         | At 10Hz                                 |     | 0.01      |     | º/s/√Hz   | 3     |
| GYRO MECHANICAL FREQUENCIES                         |                                         |     |           |     |           |       |
| X-Axis                                              |                                         | 30  | 33        | 36  | kHz       | 1     |
| Y-Axis                                              |                                         | 27  | 30        | 33  | kHz       | 1     |
| Z-Axis                                              |                                         | 24  | 27        | 30  | kHz       | 1     |
| GYRO START-UP TIME                                  | DLPFCFG=0                               |     |           |     |           |       |
| ZRO Settling                                        | to ±1% of Final                         |     | 50        |     | ms        | 5     |
| TEMPERATURE SENSOR                                  |                                         |     |           |     |           |       |
| Range                                               |                                         |     | -30 to 85 |     | °C        | 2     |
| Sensitivity                                         | Untrimmed                               |     | 280       |     | LSB/ºC    | 2     |
| Room-Temperature Offset                             | 35°C                                    |     | -13200    |     | LSB       | 1     |
| Linearity                                           | Best fit straight line (-30°C to +85°C) |     | ±1        |     | °C        | 2     |
| TEMPERATURE RANGE                                   | ,                                       |     |           |     |           |       |
| Specified Temperature Range                         |                                         | -40 |           | 85  | ٥C        | 2     |

- 1. Tested in production
- 2. Based on characterization of 30 parts over temperature on evaluation board or in socket
- 3. Based on design, through modeling, and simulation across PVT
- 4. Typical. Randomly selected part measured at room temperature on evaluation board or in socket
- 5. Based on characterization of 5 parts over temperature
- 6. Tested on 20 parts at room temperature
- 7. Part is characterized to Full-Scale Range. Maximum ADC output is  $[2^{16} / (Sensitivity \times 2)]$  Example: For Sensitivity of 131 LSB/( $^{0}$ /s),  $[2^{16} / (131 \times 2)] = \pm 250$   $^{0}$ /s.
- 8. Based on characterization of 48 parts on evaluation board or in socket



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 3.2 Electrical Specifications

Typical Operating Circuit of Section 4.2, VDD = 2.5V, VLOGIC = 2.5V (MPU-3050 only), T<sub>A</sub> = 25°C.

| Parameters                                                                                                                                                          | Conditions                                                                                             | Min        | Typical            | Max               | Units       | Notes       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|-------------------|-------------|-------------|
| VDD POWER SUPPLY                                                                                                                                                    |                                                                                                        |            |                    |                   |             |             |
| Operating Voltage Range                                                                                                                                             |                                                                                                        | 2.1        |                    | 3.6               | V           | 2           |
| Power-Supply Ramp Rate                                                                                                                                              | Monotonic ramp. Ramp<br>rate is 10% to 90% of the<br>final value (see Figure in<br>Section 4.4)        | 0          |                    | 5                 | ms          | 2           |
| Normal Operating Current                                                                                                                                            | DMP disabled                                                                                           |            | 6.1<br>5.9         |                   | mA<br>mA    | 1<br>1      |
| Sleep Mode Current                                                                                                                                                  |                                                                                                        |            | 5                  |                   | μA          | 4           |
| VLOGIC REFERENCE VOLTAGE (must be regulated)                                                                                                                        |                                                                                                        |            |                    |                   |             |             |
| Voltage Range                                                                                                                                                       | VLOGIC must be ≤VDD at all times                                                                       | 1.71       |                    | VDD               | V           | 3, 5        |
| Power-Supply Ramp Rate                                                                                                                                              | Monotonic ramp. Ramp rate is 10% to 90% of the final value                                             |            |                    | 1                 | ms          | 3, 5        |
| Normal Operating Current                                                                                                                                            | (see Figure in Section 4.4) Does not include pull up resistor current draw as that is system dependent |            | 100                |                   | μΑ          | 4           |
| START-UP TIME FOR REGISTER READ/WRITE                                                                                                                               |                                                                                                        |            | 20                 | 100               | ms          | 4           |
| I <sup>2</sup> C ADDRESS                                                                                                                                            | AD0 = 0<br>AD0 = 1                                                                                     |            | 1101000<br>1101001 |                   |             | 1<br>1      |
| DIGITAL INPUTS (SDI, SCLK, FSYNC, AD0, /CS, CLKIN)  V <sub>IH</sub> , High Level Input Voltage                                                                      |                                                                                                        | 0.7*VDD    |                    |                   | V           | 4           |
| V <sub>IL</sub> , Low Level Input Voltage<br>C <sub>I</sub> , Input Capacitance                                                                                     |                                                                                                        |            |                    | 0.3*VDD           | V<br>F      | 4<br>6      |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                               | Far MDU 0050 and                                                                                       |            | < 5                |                   | pF          | б           |
| DIGITAL OUTPUT (INT)  V <sub>OH</sub> , High Level Output Voltage  V <sub>OL1</sub> , LOW-Level Output Voltage  V <sub>OL.INT1</sub> , INT Low-Level Output Voltage | For MPU-3050 only $R_{LOAD}$ =1 $M\Omega$ $R_{LOAD}$ =1 $M\Omega$ OPEN=1, 0.3 $mA$ sink current        | 0.9*VLOGIC |                    | 0.1*VLOGIC<br>0.1 | V<br>V<br>V | 2<br>2<br>2 |
| Output Leakage Current t <sub>INT</sub> , INT Pulse Width                                                                                                           | OPEN=1<br>LATCH_INT_EN=0                                                                               |            | 100<br>50          |                   | nΑ<br>μs    | 3<br>3      |

- 1. Tested in production
- 2. Based on characterization of 30 parts over temperature on evaluation board or in socket
- 3. Typical. Randomly selected part measured at room temperature on evaluation board or in socket
- 4. Based on characterization of 5 parts over temperature
- 5. Refer to Section 4.4 for the recommended power-on procedure
- 6. Guaranteed by design



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 3.3 Electrical Specifications, continued

Typical Operating Circuit of Section 4.2, VDD = 2.5V, VLOGIC = 2.5V (MPU-3050 only), T<sub>A</sub>=25°C.

| Parameters                                                                       | Conditions                           | Typical                        | Units | Notes |
|----------------------------------------------------------------------------------|--------------------------------------|--------------------------------|-------|-------|
| Primary I <sup>2</sup> C I/O (SCL, SDA)                                          |                                      |                                |       |       |
| V <sub>IL</sub> , LOW-Level Input Voltage                                        | MPU-3000                             | -0.5 to 0.3*VDD                | V     | 1     |
| V <sub>IH</sub> , HIGH-Level Input Voltage                                       | MPU-3000                             | 0.7*VDD to VDD + 0.5V          | V     | 1     |
| V <sub>hys</sub> , Hysteresis                                                    | MPU-3000                             | 0.1*VDD                        | V     | 1     |
| V⊩, LOW Level Input Voltage                                                      | MPU-3050                             | -0.5V to 0.3*VLOGIC            | V     | 1     |
| Vн, HIGH-Level Input Voltage                                                     | MPU-3050                             | 0.7*VLOGIC to VLOGIC +<br>0.5V | V     | 1     |
| V <sub>hys</sub> , Hysteresis                                                    | MPU-3050                             | 0.1*VLOGIC                     | V     | 1     |
| V <sub>OL1</sub> , LOW-Level Output Voltage                                      | 3mA sink current                     | 0 to 0.4                       | V     | 1     |
| I <sub>OL</sub> , LOW-Level Output Current                                       | $V_{OL} = 0.4V$                      | 3                              | mA    | 1     |
|                                                                                  | $V_{OL} = 0.6V$                      | 5                              | mA    | 1     |
| Output Leakage Current                                                           |                                      | 100                            | nA    | 2     |
| $t_{\text{of}}$ , Output Fall Time from $V_{\text{IHmax}}$ to $V_{\text{ILmax}}$ | C <sub>b</sub> bus capacitance in pf | 20+0.1C <sub>b</sub> to 250    | ns    | 1     |
| C <sub>I</sub> , Capacitance for Each I/O pin                                    |                                      | < 10                           | pF    | 3     |
| Secondary I <sup>2</sup> C I/O (AUX_CL,<br>AUX_DA)                               | AUX_VDDIO=0 (MPU-<br>3050)           |                                |       |       |
| V <sub>IL</sub> , LOW-Level Input Voltage                                        | ,                                    | -0.5V to 0.3*VLOGIC            | V     | 1     |
| V <sub>IH</sub> , HIGH-Level Input Voltage                                       |                                      | 0.7*VLOGIC to<br>VLOGIC + 0.5V | V     | 1     |
| V <sub>hys</sub> , Hysteresis                                                    |                                      | 0.1*VLOGIC                     | V     | 1     |
| V <sub>OL1</sub> , LOW-Level Output Voltage                                      | VLOGIC > 2V; 1mA sink current        | 0 to 0.4                       | V     | 1     |
| V <sub>OL3</sub> , LOW-Level Output Voltage                                      | VLOGIC < 2V; 1mA sink current        | 0 to 0.2*VLOGIC                | V     | 1     |
| I <sub>OL</sub> , LOW-Level Output Current                                       | $V_{OL} = 0.4V$                      | 1                              | mA    | 1     |
|                                                                                  | $V_{OL} = 0.6V$                      | 1                              | mA    | 1     |
| Output Leakage Current                                                           |                                      | 100                            | nA    | 2     |
| $t_{\text{of}},$ Output Fall Time from $V_{\text{IHmax}}$ to $V_{\text{ILmax}}$  | C <sub>b</sub> bus capacitance in pF | 20+0.1C <sub>b</sub> to 250    | ns    | 1     |
| C <sub>I</sub> , Capacitance for Each I/O pin                                    |                                      | < 10                           | pF    | 3     |
| Secondary I <sup>2</sup> C I/O (AUX_CL,<br>AUX_DA)                               | AUX_VDDIO=1                          |                                |       |       |
| V <sub>IL</sub> , LOW-Level Input Voltage                                        |                                      | -0.5 to 0.3*VDD                | V     | 1     |
| V <sub>IH</sub> , HIGH-Level Input Voltage                                       |                                      | 0.7*VDD to VDD+0.5V            | V     | 1     |
| V <sub>hys</sub> , Hysteresis                                                    |                                      | 0.1*VDD                        | V     | 1     |
| V <sub>OL1</sub> , LOW-Level Output Voltage                                      | 1mA sink current                     | 0 to 0.4                       | V     | 1     |
| I <sub>OL</sub> , LOW-Level Output Current                                       | $V_{OL} = 0.4V$                      | 1                              | mA    | 1     |
|                                                                                  | $V_{OL} = 0.6V$                      | 1                              | mA    | 1     |
| Output Leakage Current                                                           |                                      | 100                            | nA    | 2     |
| $t_{\text{of}},$ Output Fall Time from $V_{\text{IHmax}}$ to $V_{\text{ILmax}}$  | C <sub>b</sub> bus cap. in pF        | 20+0.1C <sub>b</sub> to 250    | ns    | 1     |
| C <sub>I</sub> , Capacitance for Each I/O pin                                    |                                      | < 10                           | pF    | 3     |

- 1. Based on characterization of 5 parts over temperature.
- 2. Typical. Randomly selected part measured at room temperature on evaluation board or in socket
- 3. Guaranteed by design



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 3.4 Electrical Specifications, continued

Typical Operating Circuit of Section 4.2, VDD = 2.5V, VLOGIC = 2.5V (MPU-3050 only), T<sub>A</sub>=25°C.

| Parameters                                      | Conditions                                   | Min | Typical    | Max | Units | Notes |
|-------------------------------------------------|----------------------------------------------|-----|------------|-----|-------|-------|
| INTERNAL CLOCK SOURCE                           | CLK_SEL=0,1,2,3                              |     |            |     |       |       |
| Sample Rate, Fast                               | DLPFCFG=0<br>SAMPLERATEDIV = 0               |     | 8          |     | kHz   | 3     |
| Sample Rate, Slow                               | DLPFCFG=1,2,3,4,5, or 6<br>SAMPLERATEDIV = 0 |     | 1          |     | kHz   | 3     |
| Reference Clock Output                          | CLKOUTEN = 1                                 |     | 1.024      | 1   | MHz   | 3     |
| Clock Frequency Initial Tolerance               | CLK_SEL=0, 25°C                              | -5  |            | +5  | %     | 1     |
|                                                 | CLK_SEL=1,2,3; 25°C                          | -1  |            | +1  | %     | 1     |
| Frequency Variation over Temperature            | CLK_SEL=0                                    |     | -15 to +10 |     | %     | 2     |
|                                                 | CLK_SEL=1,2,3                                |     | +/-1       |     | %     | 2     |
| PLL Settling Time                               | CLK_SEL=1,2,3                                |     | 1          |     | ms    | 4     |
| EXTERNAL 32.768kHz CLOCK                        | CLK_SEL=4                                    |     |            |     |       |       |
| External Clock Frequency                        |                                              |     | 32.768     |     | kHz   | 4     |
| External Clock Jitter                           | Cycle-to-cycle rms                           |     | 1 to 2     |     | μs    | 4     |
| Sample Rate, Fast                               | DLPFCFG=0<br>SAMPLERATEDIV = 0               |     | 8.192      |     | kHz   | 4     |
| Sample Rate, Slow                               | DLPFCFG=1,2,3,4,5, or 6<br>SAMPLERATEDIV = 0 |     | 1.024      |     | kHz   | 4     |
| Reference Clock Output                          | CLKOUTEN = 1                                 |     | 1.0486     | ĺ   | MHz   | 4     |
| PLL Settling Time                               |                                              |     | 1          | ĺ   | ms    | 4     |
| EXTERNAL 19.2MHz CLOCK External Clock Frequency | CLK_SEL=5                                    |     | 19.2       |     | MHz   | 4     |
| Sample Rate, Fast                               | DLPFCFG=0<br>SAMPLERATEDIV = 0               |     | 8          |     | kHz   | 4     |
| Sample Rate, Slow                               | DLPFCFG=1,2,3,4,5, or 6<br>SAMPLERATEDIV = 0 |     | 1          |     | kHz   | 4     |
| Reference Clock Output                          | CLKOUTEN = 1                                 |     | 1.024      |     | MHz   | 4     |
| PLL Settling Time                               |                                              |     | 1          |     | ms    | 4     |

- 1. Tested in production
- 2. Based on characterization of 30 parts over temperature on evaluation board or in socket
- 3. Typical. Randomly selected part measured at room temperature on evaluation board or in socket
- 4. Based on design, through modeling, and simulation across PVT



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 3.5 I<sup>2</sup>C Timing Characterization

Typical Operating Circuit of Section 4.2, VDD = 2.5V, VLOGIC =  $1.8V\pm5\%$  (MPU-3050 only),  $2.5V\pm5\%$ ,  $3.0V\pm5\%$ , or  $3.3V\pm5\%$ ,  $T_A=25^{\circ}C$ .

| Parameters                                                        | Conditions                                  | Min                      | Typical | Max | Units | Notes |
|-------------------------------------------------------------------|---------------------------------------------|--------------------------|---------|-----|-------|-------|
| I <sup>2</sup> C TIMING                                           | I <sup>2</sup> C FAST-MODE                  |                          |         |     |       |       |
| f <sub>SCL</sub> , SCL Clock Frequency                            |                                             | 0                        |         | 400 | kHz   | 1     |
| t <sub>HD.STA</sub> , (Repeated) START Condition<br>Hold Time     |                                             | 0.6                      |         |     | μs    | 1     |
| t <sub>LOW</sub> , SCL Low Period                                 |                                             | 1.3                      |         |     | μs    | 1     |
| t <sub>HIGH</sub> , SCL High Period                               |                                             | 0.6                      |         |     | μs    | 1     |
| t <sub>SU.STA</sub> , Repeated START Condition<br>Setup Time      |                                             | 0.6                      |         |     | μs    | 1     |
| t <sub>HD.DAT</sub> , SDA Data Hold Time                          |                                             | 0                        |         |     | μs    | 1     |
| t <sub>SU.DAT</sub> , SDA Data Setup Time                         |                                             | 100                      |         |     | ns    | 1     |
| t <sub>r</sub> , SDA and SCL Rise Time                            | C <sub>b</sub> bus cap. from 10 to 400pF    | 20+0.1<br>C <sub>b</sub> |         | 300 | ns    | 1     |
| t <sub>f</sub> , SDA and SCL Fall Time                            | C <sub>b</sub> bus cap. from 10 to<br>400pF | 20+0.1<br>C <sub>b</sub> |         | 300 | ns    | 1     |
| t <sub>SU.STO</sub> , STOP Condition Setup Time                   | ·                                           | 0.6                      |         |     | μs    | 1     |
| t <sub>BUF</sub> , Bus Free Time Between STOP and START Condition |                                             | 1.3                      |         |     | μs    | 1     |
| C <sub>b</sub> , Capacitive Load for each Bus Line                |                                             |                          | < 400   |     | pF    | 3     |
| t <sub>VD.DAT</sub> , Data Valid Time                             |                                             |                          |         | 0.9 | μs    | 1     |
| t <sub>VD.ACK</sub> , Data Valid Acknowledge Time                 |                                             |                          |         | 0.9 | μs    | 1     |

- 1. Based on characterization of 5 parts over temperature on evaluation board or in socket
- 2. S = Start Condition, P = Stop Condition, S<sub>r</sub> = Repeated Start Condition
- 3. Guaranteed by design



I<sup>2</sup>C Bus Timing Diagram



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

3.6 SPI Timing Characterization (MPU-3000 only) Typical Operating Circuit of Section 4.2, VDD = 2.1V to 3.6V,  $T_A$  = -40°C to +85°C, unless otherwise noted. Typical values are at  $T_A=25$ °C.

| Parameters                                     | Conditions                             | Min | Typical | Max | Units |
|------------------------------------------------|----------------------------------------|-----|---------|-----|-------|
| SPI TIMING                                     |                                        |     |         |     |       |
| f <sub>SCLK</sub> , SCLK Clock Frequency       |                                        | 0.9 |         | 1   | MHz   |
| t <sub>LOW</sub> , SCLK Low Period             |                                        | 400 |         |     | ns    |
| t <sub>HIGH</sub> , SCLK High Period           |                                        | 400 |         |     | ns    |
| t <sub>SU.CS</sub> , CS Setup Time             |                                        | 8   |         |     | ns    |
| t <sub>HD.CS</sub> , CS Hold Time              |                                        | 500 |         |     | ns    |
| t <sub>SU.SDI</sub> , SDI Setup Time           |                                        | 11  |         |     | ns    |
| t <sub>HD.SDI</sub> , SDI Hold Time            |                                        | 7   |         |     | ns    |
| t <sub>VD.SDO</sub> , SDO Valid Time           | C <sub>load</sub> = 20pF               |     |         | 100 | ns    |
| t <sub>HD.SDO</sub> , SDO Hold Time            | $C_{load} = 20pF$<br>$C_{load} = 20pF$ | 4   |         |     | ns    |
| t <sub>DIS.SDO</sub> , SDO Output Disable Time |                                        |     |         | 10  | ns    |

## Note:

Based on characterization of 5 parts over temperature as mounted on evaluation board or in sockets



**SPI Bus Timing Diagram** 



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 3.7 Absolute Maximum Ratings

Stress above those listed as "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to the absolute maximum ratings conditions for extended periods may affect device reliability.

# **Absolute Maximum Ratings**

| Parameter                                                      | Rating                                     |  |  |
|----------------------------------------------------------------|--------------------------------------------|--|--|
| Supply Voltage, VDD                                            | -0.5V to +6V                               |  |  |
| VLOGIC Input Voltage Level (MPU-3050)                          | -0.5V to VDD + 0.5V                        |  |  |
| REGOUT                                                         | -0.5V to 2V                                |  |  |
| Input Voltage Level (CLKIN, AUX_DA, AD0, FSYNC, INT, SCL, SDA) | -0.5V to VDD + 0.5V                        |  |  |
| CPOUT (2.1V ≤ VDD ≤ 3.6V )                                     | -0.5V to 30V                               |  |  |
| Acceleration (Any Axis, unpowered)                             | 10,000 <i>g</i> for 0.3ms                  |  |  |
| Operating Temperature Range                                    | -40°C to +105°C                            |  |  |
| Storage Temperature Range                                      | -40°C to +125°C                            |  |  |
| Electrostatic Discharge (ESD) Protection                       | 1.5kV (HBM); 200V (MM)                     |  |  |
| Latch-up                                                       | JEDEC Class II (2),125°C<br>Level B, ±60mA |  |  |



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 4 Applications Information

4.1 Pin Out and Signal Description

| Pin Number                    | MPU-<br>3000 | MPU-<br>3050 | Pin Name   | Pin Description                                                                                                                               |  |  |  |
|-------------------------------|--------------|--------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1                             | Y            | Υ            | CLKIN      | External reference clock input                                                                                                                |  |  |  |
| 6                             | Y            | Υ            | AUX_DA     | Interface to a 3 <sup>rd</sup> party accelerometer, SDA pin. Logic levels are set to be either VDD or VLOGIC. See Section 6 for more details. |  |  |  |
| 7                             | Y            | Υ            | AUX_CL     | Interface to a 3 <sup>rd</sup> party accelerometer, SCL pin. Logic levels are set to be either VDD or VLOGIC. See Section 6 for more details. |  |  |  |
| 8                             | Y            |              | /CS        | SPI chip select (0=SPI mode, 1= I <sup>2</sup> C mode)                                                                                        |  |  |  |
| 8                             |              | Υ            | VLOGIC     | Digital I/O supply voltage. VLOGIC must be ≤ VDD at all times.                                                                                |  |  |  |
| 9                             | Υ            |              | AD0 / SDO  | I <sup>2</sup> C Slave Address LSB (AD0); SPI serial data output (SDO)                                                                        |  |  |  |
| 9                             |              | Υ            | AD0        | I <sup>2</sup> C Slave Address LSB                                                                                                            |  |  |  |
| 10                            | Υ            | Υ            | REGOUT     | Regulator filter capacitor connection                                                                                                         |  |  |  |
| 11                            | Υ            | Υ            | FSYNC      | Frame synchronization digital input                                                                                                           |  |  |  |
| 12                            | Υ            | Υ            | INT        | Interrupt digital output (totem pole or open-drain)                                                                                           |  |  |  |
| 13                            | Y            | Υ            | VDD        | Power supply voltage and Digital I/O supply voltage                                                                                           |  |  |  |
| 18                            | Υ            | Υ            | GND        | Power supply ground                                                                                                                           |  |  |  |
| 19                            | Y            | Υ            | RESV       | Reserved. Do not connect.                                                                                                                     |  |  |  |
| 20                            | Υ            | Υ            | CPOUT      | Charge pump capacitor connection                                                                                                              |  |  |  |
| 21                            | Υ            | Υ            | RESV       | Reserved. Do not connect.                                                                                                                     |  |  |  |
| 22                            | Y            | Υ            | CLKOUT     | 1MHz clock output for third-party accelerometer synchronization                                                                               |  |  |  |
| 23                            | Υ            |              | SCL / SCLK | I <sup>2</sup> C serial clock (SCL); SPI serial clock (SCLK)                                                                                  |  |  |  |
| 23                            |              | Υ            | SCL        | I <sup>2</sup> C serial clock                                                                                                                 |  |  |  |
| 24                            | Y            |              | SDA / SDI  | I <sup>2</sup> C serial data (SDA); SPI serial data input (SDI)                                                                               |  |  |  |
| 24                            |              | Υ            | SDA        | I <sup>2</sup> C serial data                                                                                                                  |  |  |  |
| 2, 3, 4, 5, 14,<br>15, 16, 17 | Y            | Υ            | NC         | Not internally connected. May be used for PCB trace routing.                                                                                  |  |  |  |



QFN Package (Top View) 24-pin, 4mm x 4mm x 0.9mm QFN Package (Top View) 24-pin, 4mm x 4mm x 0.9mm Orientation of Axes of Sensitivity and Polarity of Rotation



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 4.2 Typical Operating Circuits



**Typical Operating Circuits** 

# 4.3 Bill of Materials for External Components

| Component                  | Label | Specification                 | Quantity |
|----------------------------|-------|-------------------------------|----------|
| Regulator Filter Capacitor | C1    | Ceramic, X7R, 0.1µF ±10%, 2V  | 1        |
| VDD Bypass Capacitor       | C2    | Ceramic, X7R, 0.1µF ±10%, 4V  | 1        |
| Charge Pump Capacitor      | C3    | Ceramic, X7R, 2.2nF ±10%, 50V | 1        |
| VLOGIC Bypass Capacitor    | C4*   | Ceramic, X7R, 10nF ±10%, 4V   | 1        |

<sup>\*</sup>MPU-3050 only



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 4.4 Recommended Power-on Procedure



# **Power-Up Sequencing**

- T<sub>VDDR</sub> is VDD rise time: Time for VDD to rise from 10% to 90% of its final value
- 2. T<sub>VDDR</sub> is ≤10ms
- T<sub>VLGR</sub> is VLOGIC rise time: Time for VLOGIC to rise from 10% to 90% of its final value
- 4. T<sub>VLGR</sub> is ≤1ms
- 5.  $T_{VLG-VDD}$  is the delay from the start of VDD ramp to the start of VLOGIC rise
- T<sub>VLG-VDD</sub> is 0 to 20ms but VLOGIC amplitude must always be ≤VDD amplitude
- 7. VDD and VLOGIC must be monotonic ramps



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

## 5 Functional Overview

# 5.1 Block Diagram



Note: Pin names in round brackets () are MPU-3000 only Pin names in square brackets [] are MPU-3050 only

## 5.2 Overview

The MPU-30X0 is comprised of the following key blocks / functions:

- Three-axis MEMS rate gyroscope sensors with 16-bit ADCs and signal conditioning
- Digital Motion Processor (DMP)
- Primary I<sup>2</sup>C and SPI (MPU-3000 only) serial communications interfaces
- Secondary I<sup>2</sup>C serial interface for 3<sup>rd</sup> party accelerometer or other sensors
- Clocking
- Sensor Data Registers
- FIFO
- Interrupts
- Digital-Output Temperature Sensor
- Bias and LDO
- Charge Pump

## 5.3 Three-Axis MEMS Gyroscope with 16-bit ADCs and Signal Conditioning

The MPU-30X0 consists of three independent vibratory MEMS rate gyroscopes, which detect rotation about the X, Y, and Z axes. When the gyros are rotated about any of the sense axes, the Coriolis Effect causes a vibration that is detected by a capacitive pickoff. The resulting signal is amplified, demodulated, and filtered to produce a voltage that is proportional to the angular rate. This voltage is digitized using individual on-chip 16-bit Analog-to-Digital Converters (ADCs) to sample each axis. The full-scale range of the gyro sensors may be digitally programmed to ±250, ±500, ±1000, or ±2000 degrees per second (dps). ADC sample rate is programmable from 8,000 samples per second, down to 3.9 samples per second, and user-selectable low-pass filters enable a wide range of cut-off frequencies.



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

## 5.4 Digital Motion Processor

The embedded Digital Motion Processor (DMP) is located within the MPU-30X0 and offloads computation of motion processing algorithms from the host processor. The DMP acquires data from accelerometers, gyroscopes, and additional sensors such as magnetometers, and processes the data. The resulting data can be read from the DMP's registers, or can be buffered in a FIFO. The DMP has access to some of MPU's external pins, which can be used for synchronizing external devices to the motion sensors, or generating interrupts for the application.

The purpose of the DMP is to offload both timing requirements and processing power from the host processor. Typically, motion processing algorithms should be run at a high rate, often around 200Hz, in order to provide accurate results with low latency. This is required even if the application updates at a much lower rate; for example, a low power user interface may update as slowly as 5Hz, but the motion processing should still run at 200Hz. The DMP can be used as a tool in order to minimize power, simplify timing and software architecture, and save valuable MIPS on the host processor for use in the application.

# 5.5 Primary I<sup>2</sup>C and SPI Serial Communications Interfaces

The MPU-30X0 has a primary I<sup>2</sup>C serial interface and the MPU-3000 also supports SPI protocol on the primary interface. SPI interface can be used to read/write to all the registers of MPU-3000 but the MPU's memory and FIFO are not accessible via the SPI interface. MPU-30X0 always acts as a slave when communicating to the system processor. The logic level for communications to the master is set by the voltage on the VLOGIC pin (MPU-3050) or by VDD (MPU-3000). The LSB of the of the I<sup>2</sup>C slave address is set by pin 9 (AD0).

I<sup>2</sup>C and SPI protocols are described in more detail in Section 6.

<u>Note:</u> When VDD is low, the primary I<sup>2</sup>C or SPI (MPU-3000 only) interface pins become low impedance and thus can load the serial bus. This is a concern if other devices are active on the bus during this time.

## SPI Usage Cases (MPU-3000 only):



Accessing Raw Sensor Data and Configuring MPU-3000 using SPI interface

Primary interface on the MPU-3000 supports SPI protocol and this feature was designed in keeping in mind high speed applications which need access to raw sensor data. As depicted in the above diagram all the



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

sensor registers can be accessed using the SPI interface and the MPU-3000 can be configured through the SPI interface. MPU's memory and FIFO are not accessible via the SPI interface.



## **Dual Mode Operation Using SPI**

The MPU-3000's SPI interface can also be used in a dual-mode configuration as shown above. In this configuration, the application processor accesses all the functions of MPU-3000 using the I<sup>2</sup>C interface of the MPU-3000, and the OIS controller accesses only raw data from the MPU-3000 gyroscope registers using the SPI interface. The multiplexer (MUX) is used to select which interface device is connected to the primary serial interface of the MPU-3000. The figure above is simplified, since there needs to be communication between the application processor and the OIS controller, and this is not shown.

# 5.6 Secondary I<sup>2</sup>C Serial Interface (for a third-party Accelerometer or other sensors)

The MPU-30X0 has a secondary I<sup>2</sup>C bus for communicating to an off-chip 3-axis digital output accelerometer. This bus has two operating modes: I<sup>2</sup>C Master Mode, where the MPU-30X0 acts as a master to an external accelerometer connected to the secondary I<sup>2</sup>C bus; and Pass-Through Mode, where the MPU-30X0 directly connects the primary and secondary I<sup>2</sup>C buses together, to allow the system processor to directly communicate with the external accelerometer.

## Secondary I<sup>2</sup>C Bus Modes of Operation:

- <u>I<sup>2</sup>C Master Mode</u>: allows the MPU-30X0 to directly access the data registers of an external digital accelerometer. In this mode, the MPU-30X0 directly obtains sensor data from accelerometers and optionally, another sensor (such as a magnetometer), thus allowing the on-chip DMP to generate sensor fusion data without intervention from the system applications processor. In I<sup>2</sup>C master mode, the MPU-30X0 can be configured to perform burst reads, returning the following data from the accelerometer:
  - X accelerometer data (2 bytes)
  - Y accelerometer data (2 bytes)
  - Z accelerometer data (2 bytes)
- Pass-Through Mode: allows an external system processor to act as master and directly communicate to the external accelerometer connected to the secondary I<sup>2</sup>C bus pins (AUX\_DA and AUX\_CL). This is useful for configuring the accelerometers, or for keeping the MPU-30X0 in a low-power mode, when only accelerometers are to be used. In this mode, the secondary I<sup>2</sup>C bus control logic (third-party accelerometer Interface block) of the MPU-30X0 is disabled, and the secondary I<sup>2</sup>C pins AUX\_DA and AUX\_CL (Pins 6 and 7) are connected to the main I<sup>2</sup>C bus (Pins 23 and 24) through analog switches.

In the Pass-Through Mode the system processor can still access MPU-30X0 gyro data through the  $I^2C$  interface.



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# Secondary I<sup>2</sup>C Bus IO Logic Levels

The logic levels of the secondary I<sup>2</sup>C bus can be programmed to be either VDD or VLOGIC (see Sections 6 and 7).

# Secondary I<sup>2</sup>C Bus Internal Pull-up Configuration

• I<sup>2</sup>C Master Mode Equivalent Circuit: The simplified equivalent circuit diagram below shows the MPU-30X0 auxiliary I<sup>2</sup>C interface while in master mode. It should be noted that the AUX\_CL pin is output only and is driven by a CMOS output buffer which does not require a pull-up resistor. The AUX\_DA pin is open drain and an internal pull-up resistor is enabled. The CMOS output buffer and the pull up resistor can be powered from VDD or VLOGIC. Please refer to Section 7.2 for more details.



MPU-30X0 I<sup>2</sup>C Master Mode Auxiliary I<sup>2</sup>C interface – equivalent circuit



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

 Pass-Through Mode – Equivalent Circuit: The simplified equivalent circuit diagram below shows the MPU-30X0 I<sup>2</sup>C interface during pass-through mode. Internal analog switches are used to connect the primary and auxiliary I<sup>2</sup>C interfaces together (SCL to AUX\_CL through a buffer and SDA to AUX\_DA pins through a level shifter).



MPU-30X0 Pass-Through Mode Equivalent Circuit

## 5.7 Internal Clock Generation

The MPU-30X0 has a flexible clocking scheme, allowing for a variety of internal or external clock sources for the internal synchronous circuitry. This synchronous circuitry includes the signal conditioning and ADCs, the DMP, and various control circuits and registers. An on-chip PLL provides flexibility in the allowable inputs for generating this clock.

Allowable internal sources for generating the internal clock are:

- An internal relaxation oscillator
- Any of the X, Y, or Z gyros (MEMS oscillators with a drift of ±1% over temperature)

Allowable external clocking sources are:

- 32.768kHz square wave
- 19.2MHz square wave

The choice of which source to select for generating the internal synchronous clock depends on the availability of external sources and the requirements for power consumption and clock accuracy. Most likely, these requirements will vary by mode of operation. For example, in one mode, where the biggest concern is power consumption, one may wish to operate the Digital Motion Processor of the MPU-30X0 to process



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

accelerometer data, while keeping the gyros off. In this case, the internal relaxation oscillator is a good clock choice. However, in another mode, where the gyros are active, selecting the gyros as the clock source provides for a more-accurate clock source.

Clock accuracy is important, since timing errors directly affect the distance and angle calculations performed by the Digital Motion Processor (or by extension, by any processor).

There are also start-up conditions to consider. When the MPU-30X0 initially starts up; the device operates off of its internal clock until programmed to operate from another source. This allows the user, for example, to wait for the MEMS oscillators to stabilize before they are selected as the clock source.

## 5.8 Clock Output

In addition, the MPU-30X0 provides a clock output, which allows the device to operate synchronously with an external digital 3-axis accelerometer. Operating synchronously provides for higher-quality sensor fusion data, since the sampling instant for the sensor data can be set to be coincident for all sensors.

## 5.9 Sensor Data Registers

The sensor data registers contain the latest gyro and temperature data. They are read-only registers, and are accessed via the Serial Interface. Data from these registers may be read anytime, however, the interrupt function may be used to determine when new data is available.

## **5.10FIFO**

The MPU-30X0 contains a 512-byte FIFO register that is accessible via the Serial Interface. The FIFO configuration register determines what data goes into it, with possible choices being gyro data, accelerometer data, temperature readings, auxiliary ADC readings, and FSYNC input. A FIFO counter keeps track of how many bytes of valid data are contained in the FIFO. The FIFO register supports burst reads. The interrupt function may be used to determine when new data is available.

## 5.11Interrupts

Interrupt functionality is configured via the Interrupt Configuration register. Items that are configurable include the INT pin configuration, the interrupt latching and clearing method, and triggers for the interrupt. Items that can trigger an interrupt are (1) Clock generator locked to new reference oscillator (used when switching clock sources); (2) Digital Motion Processor Done (programmable function); (3) new data is available to be read (from the FIFO and Data registers); and (4) the MPU-30X0 did not receive an acknowledge from the accelerometer on the Secondary I<sup>2</sup>C bus. The interrupt status can be read from the Interrupt Status register.

## **5.12Digital-Output Temperature Sensor**

An on-chip temperature sensor and ADC are used to measure the MPU-30X0 die temperature. The readings from the ADC can be read from the FIFO or the Sensor Data registers.

## 5.13Bias and LDO

The bias and LDO section generates the internal supply and the reference voltages and currents required by the MPU-30X0. Its two inputs are an unregulated VDD of 2.1V to 3.6V and a VLOGIC logic reference supply voltage of 1.71V to VDD (MPU-3050 only). The LDO output is bypassed by a 0.1µF capacitor at REGOUT.

# 5.14Charge Pump

An on-board charge pump generates the high voltage required for the MEMS oscillators. Its output is bypassed by a 2.2nF capacitor at CPOUT.

# 5.15Chip Version

The chip version is written into OTP memory.



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 6 Digital Interface

## 6.1 I<sup>2</sup>C and SPI (MPU-3000 only) Serial Interfaces

The internal registers and memory of the MPU-3000/MPU-3050 can be accessed using either I<sup>2</sup>C or SPI (MPU-3000 & raw sensor data only ). SPI operates in four-wire mode.

## **Serial Interface**

| Pin Number | MPU-3000 | MPU-3050 | Pin Name   | Pin Description                                                                               |
|------------|----------|----------|------------|-----------------------------------------------------------------------------------------------|
| 8          | Y        |          | /CS        | SPI chip select (0=SPI mode, I <sup>2</sup> C disable, 1= I <sup>2</sup> C mode, SPI disable) |
| 8          |          | Y        | VLOGIC     | Digital I/O supply voltage. VLOGIC must be ≤ VDD at all times.                                |
| 9          | Υ        |          | AD0 / SDO  | I <sup>2</sup> C Slave Address LSB (AD0); SPI serial data output (SDO)                        |
| 9          |          | Y        | AD0        | I <sup>2</sup> C Slave Address LSB                                                            |
| 23         | Υ        |          | SCL / SCLK | I <sup>2</sup> C serial clock (SCL); SPI serial clock (SCLK)                                  |
| 23         |          | Y        | SCL        | I <sup>2</sup> C serial clock                                                                 |
| 24         | Y        |          | SDA / SDI  | I <sup>2</sup> C serial data (SDA); SPI serial data input (SDI)                               |
| 24         |          | Y        | SDA        | I <sup>2</sup> C serial data                                                                  |

## Note 1:

To prevent switching into I<sup>2</sup>C mode when using SPI (MPU-3000), the I<sup>2</sup>C interface should be disabled by setting the *I2C\_IF\_DIS* configuration bit in the WHO\_AM\_I register. Setting this bit should be performed immediately after waiting the time specified by the "Start-Up Time for Register Read/Write" in Section 3.2.

## 6.1.1 I<sup>2</sup>C Interface

 $I^2C$  is a two-wire interface comprised of the signals serial data (SDA) and serial clock (SCL). In general, the lines are open-drain and bi-directional. In a generalized  $I^2C$  interface implementation, attached devices can be a master or a slave. The master device puts the slave address on the bus, and the slave device with the matching address acknowledges the master.

The MPU-30X0 always operates as a slave device when communicating to the system processor, which thus acts as the master. SDA and SCL lines typically need pull-up resistors to VDD. The maximum bus speed is 400kHz.

The slave address of the MPU-30X0 is b110100X which is 7 bits long. The LSB bit of the 7 bit address is determined by the logic level on pin ADO. This allows two MPU-30X0s to be connected to the same I<sup>2</sup>C bus. When used in this configuration, the address of the one of the devices should be b1101000 (pin ADO is logic low) and the address of the other should be b1101001 (pin ADO is logic high). The I<sup>2</sup>C address is stored in WHO\_AM\_I register.

## I<sup>2</sup>C Communications Protocol

## START (S) and STOP (P) Conditions

Communication on the I<sup>2</sup>C bus starts when the master puts the START condition (S) on the bus, which is defined as a HIGH-to-LOW transition of the SDA line while SCL line is HIGH (see figure below). The bus is considered to be busy until the master puts a STOP condition (P) on the bus, which is defined as a LOW to HIGH transition on the SDA line while SCL is HIGH (see figure below).

Additionally, the bus remains busy if a repeated START (Sr) is generated instead of a STOP condition.

Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011



START and STOP Conditions

## Data Format / Acknowledge

I<sup>2</sup>C data bytes are defined to be 8 bits long. There is no restriction to the number of bytes transmitted per data transfer. Each byte transferred must be followed by an acknowledge (ACK) signal. The clock for the acknowledge signal is generated by the master, while the receiver generates the actual acknowledge signal by pulling down SDA and holding it low during the HIGH portion of the acknowledge clock pulse.

If a slave is busy and is unable to transmit or receive another byte of data until some other task has been performed, it can hold SCL LOW, thus forcing the master into a wait state. Normal data transfer resumes when the slave is ready, and releases the clock line (refer to the following figure).



Acknowledge on the I<sup>2</sup>C Bus

## Communications

After beginning communications with the START condition (S), the master sends a 7-bit slave address followed by an 8<sup>th</sup> bit, the read/write bit. The read/write bit indicates whether the master is receiving data from or is writing to the slave device. Then, the master releases the SDA line and waits for the acknowledge signal (ACK) from the slave device. Each byte transferred must be followed by an acknowledge bit. To acknowledge, the slave device pulls the SDA line LOW and keeps it LOW for the high period of the SCL line. Data transmission is always terminated by the master with a STOP condition (P), thus freeing the communications line. However, the master can generate a repeated START condition (Sr), and address another slave without first generating a STOP condition (P). A LOW to HIGH transition on the SDA line while SCL is HIGH defines the stop condition. All SDA changes should take place when SCL is low, with the exception of start and stop conditions.



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011



Complete I<sup>2</sup>C Data Transfer

To write the internal MPU-30X0 registers, the master transmits the start condition (S), followed by the I<sup>2</sup>C address and the write bit (0). At the 9<sup>th</sup> clock cycle (when the clock is high), the MPU-30X0 acknowledges the transfer. Then the master puts the register address (RA) on the bus. After the MPU-30X0 acknowledges the reception of the register address, the master puts the register data onto the bus. This is followed by the ACK signal, and data transfer may be concluded by the stop condition (P). To write multiple bytes after the last ACK signal, the master can continue outputting data rather than transmitting a stop signal. In this case, the MPU-30X0 automatically increments the register address and loads the data to the appropriate register. The following figures show single and two-byte write sequences.

## Single-Byte Write Sequence

| Master | S | AD+W |     | RA |     | DATA |     | Р |
|--------|---|------|-----|----|-----|------|-----|---|
| Slave  |   |      | ACK |    | ACK |      | ACK |   |

## **Burst Write Sequence**

| Master | S | AD+W |     | RA |     | DATA |     | DATA |     | Р |
|--------|---|------|-----|----|-----|------|-----|------|-----|---|
| Slave  |   |      | ACK |    | ACK |      | ACK |      | ACK |   |

To read the internal MPU-30X0 registers, the master sends a start condition, followed by the I<sup>2</sup>C address and a write bit, and then the register address that is going to be read. Upon receiving the ACK signal from the MPU-30X0, the master transmits a start signal followed by the slave address and read bit. As a result, the MPU-30X0 sends an ACK signal and the data. The communication ends with a not acknowledge (NACK) signal and a stop bit from master. The NACK condition is defined such that the SDA line remains high at the 9<sup>th</sup> clock cycle. The following figures show single and two-byte read sequences.

## Single-Byte Read Sequence

| Master | S | AD+W |     | RA |     | S | AD+R |     |      | NACK | Р |
|--------|---|------|-----|----|-----|---|------|-----|------|------|---|
| Slave  |   |      | ACK |    | ACK |   |      | ACK | DATA |      |   |

## **Burst Read Sequence**

|   | Master | S | AD+W |     | RA |     | S | AD+R |     |      | ACK |      | NACK | Р |
|---|--------|---|------|-----|----|-----|---|------|-----|------|-----|------|------|---|
| ſ | Slave  |   |      | ACK |    | ACK |   |      | ACK | DATA |     | DATA |      |   |



Document Number: PS-MPU-3000A-00 Revision: 2.6 Release Date: 3/3/2011

# I<sup>2</sup>C Terms

| Signal | Description                                                                                |
|--------|--------------------------------------------------------------------------------------------|
| S      | Start Condition: SDA goes from high to low while SCL is high                               |
| AD     | Slave I <sup>2</sup> C address                                                             |
| W      | Write bit (0)                                                                              |
| R      | Read bit (1)                                                                               |
| ACK    | Acknowledge: SDA line is low while the SCL line is high at the 9 <sup>th</sup> clock cycle |
| NACK   | Not-Acknowledge: SDA line stays high at the 9 <sup>th</sup> clock cycle                    |
| RA     | MPU-30X0 internal register address                                                         |
| DATA   | Transmit or received data                                                                  |
| Р      | Stop condition: SDA going from low to high while SCL is high                               |



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

## 6.1.2 SPI interface (MPU-3000 only)

SPI is a 4-wire synchronous serial interface that uses two control and two data lines. The MPU-3000 always operates as a Slave device during standard Master-Slave SPI operation. With respect to the Master, the Serial Clock output (SCLK), the Data Output (SDO) and the Data Input (SDI) are shared among the Slave devices. The Master generates an independent Chip Select (/CS) for each Slave device; /CS goes low at the start of transmission and goes back high at the end. The Serial Data Output (SDO) line, remains in a high-impedance (high-z) state when the device is not selected, so it does not interfere with any active devices.

# **SPI** Operational Features

- 1. Data is delivered MSB first and LSB last
- 2. Data is latched on rising edge of SCLK
- 3. Data should be transitioned on the falling edge of SCLK
- 4. SCLK frequency is 1MHz max
- 5. SPI read and write operations are completed in 16 or more clock cycles (two or more bytes). The first byte contains the SPI Address, and the following byte(s) contain(s) the SPI data. The first bit of the first byte contains the Read/Write bit and indicates the Read (1) or Write (0) operation. The following 7 bits contain the Register Address. In cases of multiple-byte Read/Writes, data is two or more bytes:

## **SPI Address format**

| MSB |    |    |    |    |    |    | LSB |
|-----|----|----|----|----|----|----|-----|
| R/W | A6 | A5 | A4 | А3 | A2 | A1 | A0  |

## **SPI** Data format

| MSB |    |    |    |    |    |    | LSB |
|-----|----|----|----|----|----|----|-----|
| D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0  |

6. Supports Single or Burst Read/Writes.



**Typical SPI Master / Slave Configuration** 

Each SPI slave requires its own Chip Select (/CS) line. SDO, SDI and SCLK lines are shared. Only one /CS line is active (low) at a time ensuring that only one slave is selected at a time. The /CS lines of other slaves are held high which causes their respective SDO pins to be high-Z.



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 7 Serial Interface Considerations (MPU-3050)

## 7.1 MPU-3050 Supported Interfaces

The MPU-3050 supports I<sup>2</sup>C communications on both its primary (microprocessor) serial interface and its secondary (accelerometer) interface.

## 7.2 Logic Levels

The MPU-3050 I/O logic levels are set to be either VDD or VLOGIC, as shown in the table below.

I/O Logic Levels vs. AUX VDDIO (Secondary I<sup>2</sup>C Bus IO Level)

| AUX_VDDIO | MICROPROCESSOR LOGIC LEVELS (Pins: SDA, SCL, AD0,CLKIN, INT) | ACCELEROMETER LOGIC LEVELS (Pins: AUX_DA, AUX_CL) |
|-----------|--------------------------------------------------------------|---------------------------------------------------|
| 0         | VLOGIC                                                       | VLOGIC                                            |
| 1         | VLOGIC                                                       | VDD                                               |

## Notes:

- 1. CLKOUT has logic levels that are always referenced to VDD
- 2. The power-on-reset value for AUX\_VDDIO is 0.

VLOGIC may be set to be equal to VDD or to another voltage, such that at all times VLOGIC is  $\leq$  VDD. When  $AUX\_VDDIO$  is set to 0 (its power-on-reset value), VLOGIC is the power supply voltage for both the microprocessor system bus and the accelerometer secondary bus, as shown in the figure of Section 7.2.1. When  $AUX\_VDDIO$  is set to 1, VLOGIC is the power supply voltage for the microprocessor system bus and VDD is the supply for the accelerometer secondary bus, as shown in the figure of Section 7.2.2.



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 7.2.1 AUX\_VDDIO = 0

The figure below shows logic levels and voltage connections for AUX\_VDDIO = 0. Note: Actual configuration will depend on the type of third-party accelerometer used.



## Notes:

- 1. AUX\_VDDIO is bit 7 in Register 24, and determines the IO voltage levels of AUX\_DA and AUX\_CL (0 = set output levels relative to VLOGIC)
- 2. CLKOUT is always referenced to VDD
- 3. Other MPU-3050 logic IO are always referenced to VLOGIC

I/O Levels and Connections for AUX\_VDDIO = 0



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 7.2.2 AUX\_VDDIO = 1

When *AUX\_VDDIO* is set to 1 by the user, VLOGIC is the power supply voltage for the microprocessor system bus and VDD is the power supply for the accelerometer secondary bus, as shown in the figure below. This is useful when interfacing to a third-party accelerometer where there is only one supply for both the logic and analog sections of the 3<sup>rd</sup> party accelerometer.



| Voltage/<br>Configuration | Configuration 1 | Configuration 2 |
|---------------------------|-----------------|-----------------|
| VLOGIC                    | 1.8V±5%         | 3.0V±5%         |
| VDD                       | 2.5V±5%         | 3.0V±5%         |
| AUX_VDDIO                 | 1               | 1               |

## Notes:

- AUX\_VDDIO is bit 7 in Register 24, and determines the IO voltage levels of AUX\_DA and AUX\_CL (1 = set output levels relative to VDD)
- 2. CLKOUT is always referenced to VDD
- 3. Other MPU-3050 logic IO are always referenced to VLOGIC
- 4. Third-party accelerometer logic levels are referenced to VDD; setting INT1 and INT2 to open-drain configuration provides voltage compatibility when VDD ≠ VLOGIC.
  When VDD = VLOGIC, INT1 and INT2 may be set to push-pull outputs, and the external pull-up resistors will not be needed.

## I/O Levels and Connections for Two Example Power Configurations (AUX\_VDDIO = 1)

Note: Actual configuration will depend on the type of third-party accelerometer used.



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 8 Assembly

This section provides general guidelines for assembling InvenSense Micro Electro-Mechanical Systems (MEMS) gyros packaged in Quad Flat No leads package (QFN) surface mount integrated circuits.

# 8.1 Orientation of Axes

The diagram below shows the orientation of the axes of sensitivity and the polarity of rotation. Note the pin 1 identifier in the figure.



Orientation of Axes of Sensitivity and Polarity of Rotation



Document Number: PS-MPU-3000A-00 Revision: 2.6

Release Date: 3/3/2011

# 8.2 Package Dimensions:







| SYMBOLS | DIMENSIONS IN MILLIMETERS |           |      |  |
|---------|---------------------------|-----------|------|--|
| •       | MIN                       | NOM       | MAX  |  |
| А       | 0.85                      | 0.90      | 0.95 |  |
| A1      | 0.00                      | 0.02      | 0.05 |  |
| b       | 0.18                      | 0.25      | 0.30 |  |
| С       |                           | 0.20 REF. | -    |  |
| D       | 3.90                      | 4.00      | 4.10 |  |
| D2      | 2.95                      | 3.00      | 3.05 |  |
| Е       | 3.90                      | 4.00      | 4.10 |  |
| E2      | 2.75                      | 2.80      | 2.85 |  |
| е       |                           | 0.50      | -    |  |
| f (e-b) | 0.20                      | 0.25      | 0.32 |  |
| L       | 0.30                      | 0.35      | 0.40 |  |
| L1      | 0.35                      | 0.40      | 0.45 |  |
| i       | 0.20                      | 0.25      | 0.30 |  |
| R       | 0.05                      |           | 0.10 |  |
| S       | 0.05                      |           | 0.15 |  |
| S1      | 0.15                      | 0.20      | 0.25 |  |





Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 8.3 PCB Design Guidelines:

The Pad Diagram using a JEDEC type extension with solder rising on the outer edge is shown below. The Pad Dimensions Table shows pad sizing (mean dimensions) recommended for the MPU-30X0 product.



JEDEC type extension with solder rising on outer edge



| SYMBOLS                                  | DIMENSIONS IN MILLIMETERS          | NOM  |  |  |
|------------------------------------------|------------------------------------|------|--|--|
|                                          | Nominal Package I/O Pad Dimensions |      |  |  |
| е                                        | Pad Pitch                          | 0.50 |  |  |
| b                                        | Pad Width                          | 0.25 |  |  |
| L                                        | Pad Length                         | 0.35 |  |  |
| L1                                       | Pad Length                         | 0.40 |  |  |
| D                                        | Package Width                      | 4.00 |  |  |
| E                                        | Package Length                     | 4.00 |  |  |
| D2                                       | Exposed Pad Width                  | 3.00 |  |  |
| E2                                       | Exposed Pad Length                 | 2.80 |  |  |
| I/O Land Design Dimensions (Guidelines ) |                                    |      |  |  |
| D3                                       | I/O Pad Extent Width               | 4.80 |  |  |
| E3                                       | I/O Pad Extent Length              | 4.80 |  |  |
| С                                        | Land Width                         | 0.35 |  |  |
| Tout                                     | Outward Extension                  | 0.40 |  |  |
| Tin                                      | Inward Extension                   | 0.05 |  |  |
| L2                                       | Land Length                        | 0.80 |  |  |
| L3                                       | Land Length                        | 0.85 |  |  |

**PCB Dimensions Table (for PCB Lay-out Diagram)** 



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

## 8.4 Assembly Precautions

## 8.4.1 Gyroscope Surface Mount Guidelines

InvenSense MEMS Gyros sense rate of rotation. In addition, gyroscopes sense mechanical stress coming from the printed circuit board (PCB). This PCB stress can be minimized by adhering to certain design rules:

When using MEMS gyroscope components in plastic packages, PCB mounting and assembly can cause package stress. This package stress in turn can affect the output offset and its value over a wide range of temperatures. This stress is caused by the mismatch between the Coefficient of Linear Thermal Expansion (CTE) of the package material and the PCB. Care must be taken to avoid package stress due to mounting.

Traces connected to pads should be as symmetric as possible. Maximizing symmetry and balance for pad connection will help component self alignment and will lead to better control of solder paste reduction after reflow.

Any material used in the surface mount assembly process of the MEMS gyroscope should be free of restricted RoHS elements or compounds. Pb-free solders should be used for assembly.

## 8.4.2 Exposed Die Pad Precautions

The MPU-30X0 has very low active and standby current consumption. The exposed die pad is not required for heat sinking, and should not be soldered to the PCB. Failure to adhere to this rule can induce performance changes due to package thermo-mechanical stress. There is no electrical connection between the pad and the CMOS.

## 8.4.3 Trace Routing

Testing indicates that running 3-Volt peak-to-peak signals with frequencies between DC to 1MHz under the gyro package or directly on top of the package do not affect the operation of the MEMS gyro. However, routing traces or vias under the MEMS gyro package, such that they run under the exposed die pad, is prohibited.

## 8.4.4 Component Placement

Do not place large insertion components such as keyboard or similar buttons, connectors, or shielding boxes at a distance of less than 6 mm from the MEMS gyro. Maintain generally accepted industry design practices for component placement near the MPU-30X0 to prevent noise coupling and thermo-mechanical stress.

## 8.4.5 PCB Mounting and Cross-Axis Sensitivity

Orientation errors of the gyroscope mounted to the printed circuit board can cause cross-axis sensitivity in which one gyro responds to rotation about another axis. For example, the X-axis gyroscope may respond to rotation about the Y or Z axes. The orientation mounting errors are illustrated in the figure below.

.



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011



Package Gyro Axes ( - - - ) Relative to PCB Axes ( ---- ) with Orientation Errors (Θ and Φ)

The table below shows the cross-axis sensitivity of the gyroscope for a given orientation error.

**Cross-Axis Sensitivity vs. Orientation Error** 

| Orientation Error (θ or Φ) | Cross-Axis Sensitivity (sinθ or sinΦ) |
|----------------------------|---------------------------------------|
| 00                         | 0%                                    |
| 0.5°                       | 0.87%                                 |
| 1º                         | 1.75%                                 |

The specification for cross-axis sensitivity in Section 3.1 includes the effect of the die orientation error with respect to the package.

## 8.4.6 MEMS Handling Instructions

MEMS (Micro Electro-Mechanical Systems) are a time-proven, robust technology used in hundreds of millions of consumer, automotive and industrial products. MEMS devices consist of microscopic moving mechanical structures. They differ from conventional IC products, even though they can be found in similar packages. Therefore, MEMS devices require different handling precautions than conventional ICs prior to mounting onto printed circuit boards (PCBs).

The MPU-30X0 gyroscope has been qualified to a shock tolerance of 10,000*g*. InvenSense packages its gyroscopes as it deems proper for protection against normal handling and shipping. It recommends the following handling precautions to prevent potential damage.

- Do not drop individually packaged gyroscopes, or trays of gyroscopes onto hard surfaces. Components placed in trays could be subject to *g*-forces in excess of 10,000 *g* if dropped.
- Printed circuit boards that incorporate mounted gyroscopes should not be separated by manually snapping apart. This could also create g-forces in excess of 10,000g.

## 8.4.7 ESD Considerations

Establish and use ESD-safe handling precautions when unpacking and handling ESD-sensitive devices.

- Store ESD sensitive devices in ESD safe containers until ready for use. The Tape-and-Reel moisturesealed bag is an ESD approved barrier. The best practice is to keep the units in the original moisture sealed bags until ready for assembly.
- Restrict all device handling to ESD protected work areas that measure less than 200V static charge.
   Ensure that all workstations and personnel are properly grounded to prevent ESD.



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 8.4.8 Reflow Specification

Qualification Reflow: The MPU-30X0 gyroscope was qualified in accordance with IPC/JEDEC J-STD-020D.01. This standard classifies proper packaging, storage and handling in order to avoid subsequent thermal and mechanical damage during the solder reflow attachment phase of assembly. The classification specifies a sequence consisting of a bake cycle, a moisture soak cycle in a temperature humidity oven, followed by three solder reflow cycles and functional testing for qualification. All temperatures refer to the topside of the QFN package, as measured on the package body surface. The peak solder reflow classification temperature requirement is (260 +5/-0°C) for lead-free soldering of components measuring less than 1.6 mm in thickness.

Production Reflow: Check the recommendations of your solder manufacturer. For optimum results, production solder reflow processes should reduce exposure to high temperatures, and use lower ramp-up and ramp-down rates than those used in the component qualification profile shown for reference below.

Production reflow should never exceed the maximum constraints listed in the table and shown in the figure below. These constraints were used for the qualification profile, and represent the maximum tolerable ratings for the device.

Maximum Temperature IR / Convection Solder Reflow Curve Used for Qualification



Temperature Set Points for IR / Convection Reflow Corresponding to Figure Above

| Ston | Setting                           | CONSTRAINTS |                            |                                    |  |
|------|-----------------------------------|-------------|----------------------------|------------------------------------|--|
| Step |                                   | Temp (°C)   | Time (sec)                 | Rate (°C/sec)                      |  |
| Α    | $T_{room}$                        | 25          |                            |                                    |  |
| В    | $T_{Smin}$                        | 150         |                            |                                    |  |
| С    | $T_{Smax}$                        | 200         | 60 < t <sub>BC</sub> < 120 |                                    |  |
| D    | T <sub>Liquidus</sub>             | 217         |                            | $r_{\text{(TLiquidus-TPmax)}} < 3$ |  |
| Е    | T <sub>Pmin [255°C, 260°C]</sub>  | 255         |                            | $r_{(TLiquidus-TPmax)} < 3$        |  |
| F    | T <sub>Pmax [ 260°C, 265°C]</sub> | 260         | t <sub>AF</sub> < 480      | $r_{(TLiquidus-TPmax)} < 3$        |  |
| G    | T <sub>Pmin [255°C, 260°C]</sub>  | 255         | 10< t <sub>EG</sub> < 30   | $r_{(TPmax-TLiquidus)} < 4$        |  |
| Н    | T <sub>Liquidus</sub>             | 217         | $60 < t_{DH} < 120$        |                                    |  |
| 1    | $T_{room}$                        | 25          |                            |                                    |  |

Note: For users  $T_{Pmax}$  must not exceed the classification temperature (260°C). For suppliers  $T_{Pmax}$  must equal or exceed the classification temperature.



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 8.4.9 Storage Specifications

The storage specification of the MPU-30X0 gyroscope conforms to IPC/JEDEC J-STD-020D.01 Moisture Sensitivity Level (MSL) 3.

| Calculated shelf-life in moisture-sealed bag | 12 months Storage conditions: <40°C and <90% RH      |
|----------------------------------------------|------------------------------------------------------|
| After opening moisture-sealed bag            | 168 hours Storage conditions: ambient ≤30°C at 60%RH |

# 8.5 Package Marking Specification



**Package Marking Specification** 



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 8.6 Tape & Reel Specification



# **Tape Dimensions**



**Reel Outline Drawing** 

**Reel Dimensions and Package Size** 

| 11001 Difficient diffa 1 deflage elle |           |     |      |     |
|---------------------------------------|-----------|-----|------|-----|
| PACKAGE                               | REEL (mm) |     |      |     |
| SIZE                                  | L         | V   | w    | Z   |
| 4x4                                   | 330       | 100 | 13.2 | 2.2 |



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011



**Tape and Reel Specification** 

## **Reel Specifications**

| 11001 opcomouncing      |        |
|-------------------------|--------|
| Quantity Per Reel       | 5,000  |
| Reels per Box           | 1      |
| Boxes Per Carton (max)  | 3      |
| Pieces per Carton (max) | 15,000 |

## 8.7 Label





42 of 45



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 8.8 Packaging



Moisture Barrier Bag With Labels



Reel in Box

Box with Tape & Reel Label



**Moisture-Sensitive Caution Label** 



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 9 Reliability

## 9.1 Qualification Test Policy

Before InvenSense products are released for production, they complete a series of qualification tests. The Qualification Test Plan for the MPU-30X0 followed the JEDEC JESD47G.01 Standard, "Stress-Test-Driven Qualification of Integrated Circuits." The individual tests are described below.

## 9.2 Qualification Test Plan

## **Accelerated Life Tests**

| TEST                                                    | Method/Condition                                                                               | Lot<br>Quantity | Sample<br>/ Lot | Acc /<br>Reject<br>Criteria |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------------------|
| High Temperature Operating Life (HTOL/LFR)              | JEDEC JESD22-A108C, Dynamic,<br>3.63V biased, Tj>125°C<br>[read-points 168, 500, 1000 hours]   | 3               | 77              | (0/1)                       |
| Highly Accelerated Stress<br>Test <sup>(1)</sup> (HAST) | JEDEC JESD22-A118<br>Condition A, 130°C, 85%RH, 33.3 psia.,<br>unbiased, [read-point 96 hours] | 3               | 77              | (0/1)                       |
| High Temperature Storage<br>Life (HTS)                  | JEDEC JESD22-A103C, Cond. A, 125°C,<br>Non-Biased Bake<br>[read-points 168, 500, 1000 hours]   | 3               | 77              | (0/1)                       |

# **Device Component Level Tests**

| TEST                         | Method/Condition                                                                                                       | Lot<br>Quantity | Sample<br>/ Lot | Acc /<br>Reject<br>Criteria |
|------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------------------|
| ESD-HBM                      | JEDEC JESD22-A114F, (1.5KV)                                                                                            | 1               | 3               | (0/1)                       |
| ESD-MM                       | JEDEC JESD22-A115-A, (200V)                                                                                            | 1               | 3               | (0/1)                       |
| Latch Up                     | JEDEC JESD78B Class II (2), 125°C;<br>Level B ±60mA                                                                    | 1               | 6               | (0/1)                       |
| Mechanical Shock             | JEDEC JESD22-B104C, Mil-Std-883H, method 2002.5, Cond. E, 10,000g's, 0.2ms, ±X, Y, Z – 6 directions, 5 times/direction | 3               | 30              | (0/1)                       |
| Vibration                    | JEDEC JESD22-B103B, Variable Frequency (random), Cond. B, 5-500Hz, X, Y, Z – 4 times/direction                         | 3               | 5               | (0/1)                       |
| Temperature Cycling (TC) (1) | JEDEC JESD22-A104D Condition N, [-40°C to +85°C], Soak Mode 2 [5'], 100 cycles                                         | 3               | 77              | (0/1)                       |

## **Board Level Tests**

| TEST                                             | Method/Condition                                                                                                       | Lot<br>Quantity | Sample<br>/ Lot | Acc /<br>Reject<br>Criteria |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------------------|
| Board Mechanical Shock                           | JEDEC JESD22-B104C, Mil-Std-883H, method 2002.5, Cond. E, 10000g's, 0.2ms, +-X, Y, Z – 6 directions, 5 times/direction | 1               | 5               | (0/1)                       |
| Board<br>Temperature Cycling (TC) <sup>(1)</sup> | JEDEC JESD22-A104D Condition N,<br>[ -40°C to +85°C], Soak Mode 2 [5'], 100 cycles                                     | 1               | 40              | (0/1)                       |

<sup>(1)</sup> Tests are preceded by MSL3 Preconditioning in accordance with JEDEC JESD22-A113F



Document Number: PS-MPU-3000A-00

Revision: 2.6

Release Date: 3/3/2011

# 10 Environmental Compliance

The MPU-30X0 is RoHS and Green compliant.

The MPU-30X0 is in full environmental compliance as evidenced in report HS-MPU-30X0A, Materials Declaration Data Sheet.

## **Environmental Declaration Disclaimer:**

InvenSense believes this environmental information to be correct but cannot guarantee accuracy or completeness. Conformity documents for the above component constitutes are on file. InvenSense subcontracts manufacturing and the information contained herein is based on data received from vendors and suppliers, which has not been validated by InvenSense.

This information furnished by InvenSense is believed to be accurate and reliable. However, no responsibility is assumed by InvenSense for its use, or for any infringements of patents or other rights of third parties that may result from its use. Specifications are subject to change without notice. InvenSense reserves the right to make changes to this product, including its circuits and software, in order to improve its design and/or performance, without prior notice. InvenSense makes no warranties, neither expressed nor implied, regarding the information and specifications contained in this document. InvenSense assumes no responsibility for any claims or damages arising from information contained in this document, or from the use of products and services detailed therein. This includes, but is not limited to, claims or damages based on the infringement of patents, copyrights, mask work and/or other intellectual property rights.

Certain intellectual property owned by InvenSense and described in this document is patent protected. No license is granted by implication or otherwise under any patent or patent rights of InvenSense. This publication supersedes and replaces all information previously supplied. Trademarks that are registered trademarks are the property of their respective companies. InvenSense sensors should not be used or sold in the development, storage, production or utilization of any conventional or mass-destructive weapons or for any other weapons or life threatening applications, as well as in any other life critical applications such as medical equipment, transportation, aerospace and nuclear instruments, undersea equipment, power plant equipment, disaster prevention and crime prevention equipment.

InvenSense™, InstantGesture™, iG™, BlurFree™, AirSign™, TouchAnywhere™, and MotionCommand™, are registered trademarks of InvenSense, Inc., MPU™, MPU-30X0™, MPU-3000™, MPU-3050™, Motion Processing Unit™, Digital Motion Processing™, and DMP™ are trademarks of InvenSense, Inc.

©2011 InvenSense, Inc. All rights reserved.

