**Final Project: Memory Game on Basys3** 

Cal Poly San Luis Obispo CPE 133-03: Digital Design 7 June 2024

Diagrams High-Level Black Box Diagram



## **Low Level Diagram**



# **State Diagram**



### Simulation of FSM Module Simulation File Code

```
`timescale 1ns / 1ps
// Create Date: 04/11/2024 01:49:48 PM
// Design Name:
// Module Name: TestBench
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module FSMsim();
        logic clk;//10 ns cycle clock
        logic start;
        logic reset;
        logic disp;//should it display the pattern
        logic comp;//should it compare the answer with the pattern
        logic[1:0] sel;//manages display elements
        Game FSM 2 fail (.clk(clk), .start(start), .reset(reset), .disp(disp), .comp(comp), .sel(sel));
        initial begin
        clk = 0;
        end
        always begin
        #5 \text{ clk} = \sim \text{clk};
        end
        always begin //8 is biggest value it can display
        #100 \text{ start} = 1'b1; \text{ reset} = 1'b0;
        #10 \text{ start} = 1'b0;
        #400 \text{ reset} = 1'b1;
        #100;
        end
endmodule
```

# **Simulation Timing Diagram**



```
`timescale 1ns / 1ps
// Create Date: 06/04/2024 12:17:34 PM
// Design Name:
// Module Name: toplevel
// Project Name: cpe 133 final
// Target Devices:
// Tool Versions:
// Description: top level module of memory game
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//left button is reset, right is start
module toplevel(
          input [7:0] sw,
          input start,
          input reset,
          input clk,
          output [7:0] SEGMENTS,
          output [3:0] DISP_EN,
          output [7:0] led
          logic[7:0] t1;
          logic[1:0] t2;
          logic t3;
          logic t4;
          logic t5;
          logic t6;
          logic[13:0] t7;
          logic[3:0] t8;
          logic[7:0] t9;
          logic t10;
          N_Bit_Comp COMP (.B(sw), .A(t1), .EQ(t3));
          //start is in here
          Game_FSM_2 FSM (.clk(clk), .start(start), .reset(t6), .disp(t5), .comp(t4), .sel(t2));
          LFSR LFSR (.en(t5), .reset(t6), .clk(clk), .num(t1));
          DISP_LEDS_MUX MUX1 (.switches(sw), .rand_num(t1), .SEL(t2), .LEDS_OUT(led));
          DISP_SEG_MUX MUX2 (.SEL(t2), .segments(t9),. disp_en(t8), .SEG_OUT(SEGMENTS), .AN_OUT(DISP_EN));
          univ_sseg SSEG (.cnt1({t7}), .ssegs(t9), .disp_en(t8), .clk(clk), .valid(1'b1));
          Acc ACC (.CLR(t6), .LD(t10), .Q(t7), .clk(clk));
          //reset is down here
          RST\_MANAGER\ RST\ (.is\_eq(t3), .comp\_state(t4), .reset(reset), .en\_acc(t10), .rst\_modules(t6));
          endmodule
```

#### Reset Manager

```
// Create Date: 05/30/2024 02:23:14 PM
// Design Name:
// Module Name: RST_MANAGER
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module RST MANAGER(
       input is eq,
       input comp_state,
       input reset,
       output en_acc,
       output rst modules
       );
       //assigns the enable signal for the accumulator
       assign en_acc = is_eq&comp_state;
       //assigns the signal that resets all the modules
       assign rst modules = (comp state&~is eq)|reset;
endmodule
```

#### **Modified Benson Accumulator**

```
module Acc(
        input clk,
                         // Clock signal
        input LD, // Load signal
        input CLR, // Clear signal
        output logic [13:0] Q = 0 // 14-bit output register
                 //Removed D variable as 10 is added every enable instead of a variable input
        );
        logic LD_prev, CLR_prev;
        always_ff @ (posedge clk) begin
        LD prev <= LD;
        CLR_prev <= CLR;
        end
        always_ff @ (posedge clk) begin
        if (CLR & ~CLR prev) // Rising edge of CLR
        Q \le 0;
        else if (LD & ~LD_prev) // Rising edge of LD as to only add once every enable instead of every clk cycle
        Q \le Q + 14'd10;
        end
endmodule
```

#### **Finite State Machine**

```
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module Game FSM 2(
    input clk,
                    // 10 ns cycle clock
    input start,
                    // Start signal to begin the game
    input reset,
                    // Reset signal to reset the FSM
    output logic disp, // Output to control display of the pattern
    output logic comp, // Output to control comparison of the answer with the pattern
    output logic [1:0] sel// Output to manage display elements
  );
  // Define the FSM states
  typedef enum {OVER, DISPLAY, ANSWER, COMPARE} STATES;
  STATES PS = OVER; // Initialize the present state to OVER
  // Local parameters for the states of the select variable
  localparam logic [1:0] over leds = 2'b10;
  localparam logic [1:0] pattern leds = 2'b00; // Connects to the random number generator
  localparam logic [1:0] show leds = 2'b01; // Shows current switch state as LEDs
  // Counter and clock cycle thresholds
  localparam DISPLAY CYCLES = 300 000 000; // Number of cycles to display the pattern
  localparam ANSWER CYCLES = 600 000 000; // Number of cycles to allow the user to answer
  localparam COMPARE CYCLES = 10 000; // Number of cycles to compare the answer with the pattern
  // Parameters for testing (uncomment for testing)
// localparam int DISPLAY CYCLES = 3;
// localparam int ANSWER CYCLES = 6; // example value, adjust as needed
// localparam int COMPARE CYCLES = 1; // example value, adjust as needed
  logic [31:0] counter = 32'b0; // Counter variable
  // Sequential logic block triggered on the positive edge of the clock
  always ff@(posedge clk)
    begin
      if (reset == 1'b1) begin
         // Reset the FSM and outputs
         counter <= 32'b0;
         disp \le 1'b0;
```

```
comp \le 1'b0;
  PS \leq OVER;
end else if (start == 1'b1) begin
  // Start the FSM and initialize for DISPLAY state
  counter <= 32'b0;
  disp \le 1'b0;
  comp \le 1'b0;
  PS <= DISPLAY;
end else begin
  // FSM behavior based on the current state
  case(PS)
    OVER:
    begin
       // State when game is over or reset
       disp \le 1'b0;
       comp \le 1'b0;
       sel <= over_leds;
       counter <= 32'b0;
    end
    DISPLAY:
    begin
       // State to display the pattern
       disp \le 1'b1;
       comp <= 1'b0;
       sel <= pattern leds;
       if (counter >= DISPLAY_CYCLES) begin
         PS <= ANSWER;
         counter \leq 32'b0;
       end else begin
         PS <= DISPLAY;
         counter \le counter + 1;
       end
    end
    ANSWER:
    begin
       // State to allow user to answer
       disp \le 1'b0;
       comp \le 1'b0;
       sel <= show_leds;
       if (counter >= ANSWER_CYCLES) begin
         PS <= COMPARE;
         counter \leq 32'b0;
       end else begin
         PS <= ANSWER;
         counter <= counter + 1;</pre>
       end
    end
```

```
COMPARE:
           begin
              // State to compare the user's answer with the pattern
              disp \le 1'b0;
              comp <= 1'b1;
              sel <= over_leds;
              if (counter >= COMPARE_CYCLES) begin
                PS \leq DISPLAY;
                counter \leq 32'b0;
              end else begin
                PS \le COMPARE;
                counter <= counter + 1;</pre>
              end
           end
           default:
           begin
              // Default state
              PS \leq OVER;
              counter <= 32'b0;
              disp \le 1'b0;
              comp <= 1'b0;
              sel \le 2'b10;
           end
         endcase
       end
    end
endmodule
```