





Terrain before the event

```
100110111110010
```

Damage on the terain







# The CPU



#### CPU

M1 Pro - 8 Core - 8 Thread

- 6 performance @ 3.22 GHz
- **2** efficiency @ **2.06** GHz



#### Performance Core Cache

- L1i 192 KB
- L1d **128** KB
- L2 Shared 28 MB
- L3 **16** MB



#### **Efficiency Core Cache**

- L1i 128 KB
- L1d 64 KB
- L2 Shared 4 MB
- L3 **16** MB

### The Hardware



# What We Obtain



01

#### **High Scalability**

Performance increase **proportionaly** with the number of cores

02

#### Max Performance

Using **Sequential** approach no margin of improvement

03

#### **Power Consumption**

**Good** energetic efficiency





### **About Time Measurement**

```
steady_clock::time_point begin = steady_clock::now();
for (int i = 0; i < activated_threads;i++)</pre>
    threads[i] = thread(simulate,&sim);
for(auto& t : threads){
    t.join();
steady_clock::time_point end = steady_clock::now();
double interval = duration_cast<microseconds>(end - begin).count();
```

. . .





# **Execution Time**







# **Speed Up**







# **Power Consumption**





#### Hardware:

i5-4790K - 4 Core

#### **Software:**

- CoreTemp 1.18
- HWMonitor





### The Hardware

```
Device 0: "Tesla T4"
                                                 12.1 / 12.1
  CUDA Driver Version / Runtime Version
  CUDA Capability Major/Minor version number:
                                                 7.5
  Total amount of global memory:
                                                 15984 MBytes (16760700928 bytes)
  (040) Multiprocessors, (064) CUDA Cores/MP:
                                                 2560 CUDA Cores
  GPU Max Clock rate:
                                                 1590 MHz (1.59 GHz)
  Memory Clock rate:
                                                 5001 Mhz
  Memory Bus Width:
                                                 256-bit
  L2 Cache Size:
                                                 4194304 bytes
  Maximum Texture Dimension Size (x,y,z)
                                                 1D=(131072), 2D=(131072, 65536), 3D=(16384, 16384, 16384)
  Maximum Layered 1D Texture Size, (num) layers 1D=(32768), 2048 layers
  Maximum Layered 2D Texture Size, (num) layers 2D=(32768, 32768), 2048 layers
  Total amount of constant memory:
                                                 65536 bytes
  Total amount of shared memory per block:
                                                 49152 bytes
  Total shared memory per multiprocessor:
                                                 65536 bytes
  Total number of registers available per block: 65536
  Warp size:
                                                 32
  Maximum number of threads per multiprocessor: 1024
  Maximum number of threads per block:
                                                 1024
  Max dimension size of a thread block (x,y,z): (1024, 1024, 64)
  Max dimension size of a grid size (x,y,z): (2147483647, 65535, 65535)
  Maximum memory pitch:
                                                 2147483647 bytes
  Texture alignment:
                                                 512 bytes
  Concurrent copy and kernel execution:
                                                 Yes with 3 copy engine(s)
  Run time limit on kernels:
  Integrated GPU sharing Host Memory:
                                                 No
  Support host page-locked memory mapping:
                                                 Yes
  Alignment requirement for Surfaces:
                                                 Yes
  Device has ECC support:
                                                 Disabled
  Device supports Unified Addressing (UVA):
                                                 Yes
  Device supports Managed Memory:
                                                 Yes
  Device supports Compute Preemption:
                                                 Yes
  Supports Cooperative Kernel Launch:
                                                 Yes
  Supports MultiDevice Co-op Kernel Launch:
                                                 Yes
  Device PCI Domain ID / Bus ID / location ID:
                                                 0 / 0 / 5
  Compute Mode:
     < Default (multiple host threads can use ::cudaSetDevice() with device simultaneously) >
deviceQuery, CUDA Driver = CUDART, CUDA Driver Version = 12.1, CUDA Runtime Version = 12.1, NumDevs = 1
Result = PASS
```



## Time measurements

```
cudaEventRecord(start_simulation);
DES(copy_map,num_thread,num_blocchi);
cudaEventRecord(stop_simulation);
```

```
steady_clock::time_point begin = steady_clock::now();
cudaMemcpy(copy_map, sim.map, size_map, cudaMemcpyHostToDevice);
steady_clock::time_point end = steady_clock::now();
```

#### Type of measurements

- Total execution time
- Copy time
- Simulation time

```
float milliseconds = 0;
cudaEventElapsedTime(&milliseconds, start, stop);
cout << endl << setprecision(7) << "total simulation time " << milliseconds/pow(10,3) << endl << endl;

cudaEventElapsedTime(&milliseconds, start_simulation, stop_simulation);
cout << endl << setprecision(7) << "simulation time " << milliseconds/pow(10,3) << endl;

f << milliseconds/pow(10,3) << endl;

cout << endl << "copia: " << duration_cast<microseconds>(end - begin).count() / pow(10, 6) << endl << endl;</pre>
```



# **Execution time**





# **Optimization**



#### What the profiler showed:

- High throughput (85%)
- Low IPC (1 istruction / 36.7 cycles)
- Low use of fused instruction





# Optimized vs non optimized







### CPU vs GPU







# In conclusion



#### We can assert:

- With big matrix is convinient to move to a GPU implementation.
- With small matrix the margin of improvement between the CPU and the GPU is negligible.

