

# Stateless Firewall

### AUTHORS

Hell Felix - s243376 Santucci Edoardo - s243100 Staropoli Gea - s243967

May 14, 2025

# Contents

| 1 | Introduction                                                                                                                                                                                                                                                                                                             | 1                                                  |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 2 | Overview                                                                                                                                                                                                                                                                                                                 | 1                                                  |
| 3 | Blocks specification         3.1 GMII to MAC          3.2 FCS          3.3 MAC RX Control          3.4 Packet Analyzer          3.5 Check Rules          3.6 FIFO                                                                                                                                                        | 4<br>4<br>5<br>6<br>7<br>9                         |
| 4 | Blocks description         4.1 GMII to MAC          4.2 FCS          4.3 MAC RX Control          4.4 Packet Analyzer          4.5 Check Rules          4.6 FIFO                                                                                                                                                          | 12<br>13<br>13<br>14<br>16<br>18                   |
| 5 | Simulation and verification         5.1 GMII to MAC          5.2 FCS          5.3 MAC RX Control          5.4 Packet Analyzer          5.5 Check Rules          5.6 FIFO                                                                                                                                                 | 20<br>24<br>28<br>32<br>35<br>40                   |
| 6 | Firewall System 6.1 Design Compilation                                                                                                                                                                                                                                                                                   | <b>45</b><br>45<br>49                              |
| 7 | Conclusions                                                                                                                                                                                                                                                                                                              | 56                                                 |
| A | Code  A.1 GMII to MAC: mac_rx.vhd  A.2 GMII to MAC testbench: mac_rx_tb.vhd  A.3 FCS: fcs.vhd  A.4 FCS testbench: tb_fcs.vhd  A.5 MAC-RX Control: MAC_RX_CONTROL.vhd  A.6 MAC-RX Control testbench: MAC_RX_CONTROL_tb.vhd  A.7 Packet Analyzer: PacketAnalyzer.vhd  A.8 Packet Analyzer testbench: PacketAnalyzer tb.vhd | 58<br>58<br>59<br>62<br>64<br>67<br>68<br>70<br>73 |

| Ctata | اممما | Firewa  | 11 |  |
|-------|-------|---------|----|--|
| State | iess. | r irewa | ш  |  |

# $34349\ \mathrm{FPGA}$ design for communication systems

|   | A.9 Check Rules: CheckRules.vhd                 | 76 |
|---|-------------------------------------------------|----|
|   | A.10 Check Rules testbench: tb_CheckRules.vhd   |    |
|   | A.11 FIFO: async_fifo.vhd                       | 82 |
|   | A.12 FIFO testbench: async_fifo_tb.vhd          | 85 |
|   | A.13 Full System: TopPackCheck.vhd              | 88 |
|   | A.14 Full System testbench: tb_TopPackCheck.vhd | 92 |
| _ |                                                 |    |
| В | Contributions                                   | 96 |

# 1 Introduction

In this project, we developed a firewall simulation using FPGA technology, aiming to recreate the fundamental behavior of a stateless firewall in a modular and hardware-based environment. The system was implemented using VHDL and deployed on the Intel MAX 10 FPGA (specifically, model 10M50DAF484C7G), allowing us to explore both the theoretical and practical aspects of digital system design.

A stateless firewall is a type of network security device that filters packets based solely on predefined rules, without keeping track of the state of network connections. This means that each packet is evaluated individually, regardless of the traffic that came before or after it. Stateless firewalls are generally simpler and faster than stateful ones, making them suitable for high-performance environments, making it an ideal match for hardware implementation on FPGA.

The architecture of our system was divided into several interconnected blocks, each responsible for a specific stage of packet processing. The first block analyzes the incoming packet and generates control signals that guide the behavior of subsequent modules. The second block performs a CRC check to verify the integrity of the packet. Once the packet is validated, it is passed to a third block that assigns a sequential index to each byte, enabling the structured extraction of specific fields in the next stage. These fields are then evaluated in the firewall Check Rule block, which determines whether the packet complies with the predefined access rules. If all conditions are met, the packet is allowed to proceed; otherwise, it is rejected. For simulation, compilation, and waveform analysis, we used the free edition of ModelSim, which provided a reliable and accessible environment for functional verification. Additionally, we employed the Quartus Prime Lite Edition to gain deeper technical insights into the project. This included flow summary reports, analysis and synthesis processes, fitter results, and detailed timing analysis.

Through this approach, we were able to design a functional and organized stateless firewall simulation that closely mirrors the behavior of real-world systems.

# 2 Overview

The stateless firewall processes incoming Ethernet frames and either allows or blocks them according pre-defined static rules. The block diagram shown in Figure 1 represents the top-level architecture of the system, with each functional unit encapsulated in a dedicated module and connected via clearly defined signal interfaces. Each block is represented as a rectangular module, with arrows indicating input and output signals. The signal names in the diagram are chosen for improved clarity and understanding, and do not necessarily reflect the actual names used in the VHDL implementation. However, they represent the same functional connections defined in the top-level entity of the system. The firewall begins processing each Ethernet frame starting from the preamble. To enable accurate frame delimitation, we assume that an external module provides the total length of the packet via



Figure 1: Block Diagram of the Stateless Firewall

the FRAME\_LENGTH signal.

The GMII to MAC block receives the Ethernet frame from the physical interface. It uses the FRAME\_LENGTH input signal to calculate the start and end of the frame, generating START\_OF\_FRAME and END\_OF\_FRAME signals. This assumption was necessary to identify the boundaries of each frame, enabling proper synchronization for downstream modules. The FCS (Frame Check Sequence) block is responsible for calculating the CRC to detect frame corruption. It outputs the result via the FCS\_ERROR signal, indicating whether the frame passed the integrity check. The MAC-RX Control block aligns and formats the received data and generates additional metadata such as the LINE\_NUMBER, which denotes the byte position within the frame. It passes processed data to the PACKET ANALYZER along with control signals. The Packet Analyzer extracts key fields from the Ethernet, IP, and transport layer headers: source IP, destination IP, source port, destination port, and protocol. These fields are required for rule checking and are forwarded to the CHECK RULES block.

The full packet data is also forwarded to the FIFO. The **Check Rules** block contains the stateless firewall logic. It checks the extracted fields against a set of predefined rules. If a matching ALLOW rule is found, the packet is accepted; otherwise, it is rejected. The firewall applies a default deny policy when no rules match. Wildcard rules are supported, such as allowing all TCP traffic. The decision is sent via the FW\_RESULT signal. The FIFO temporarily stores the processed packet data and forwards it through either ALLOWED\_DATA\_OUT or BLOCKED\_DATA\_OUT, depending on the result of the firewall rule check.

Finally, this report is organized into the following chapters:

- Block Specification: Technical specifications for each module, including descriptions of input and output signals.
- Block Description: Functional behavior and internal logic of each block.
- Simulation and Verification: Individual simulation and verification of each module using Quartus and ModelSim.
- System-Level Testing: Evaluation of the complete firewall system in three different scenarios:
  - 1. Packet is allowed by matching an ALLOW rule.
  - 2. Packet is blocked due to a specific DENY rule.
  - 3. Packet is blocked due to an FCS\_ERROR.

# 3 Blocks specification

# 3.1 GMII to MAC

### Overview

The MAC-RX block handles the reception and initial processing of Ethernet frames from the GMII (Gigabit Media Independent Interface). When valid data is detected via the GMII\_RX\_DV signal, the block begins counting incoming bytes to track the structure of the Ethernet frame. It recognizes the end of the standard Ethernet preamble sequence by identifying the first 7 bytes, and considers the 8th byte as the Start Frame Delimiter (SFD). The byte following the SFD is identified as the start of the actual Ethernet frame and is flagged with the MAC\_RX\_FIRST signal.

The total length of the expected Ethernet packet, including preamble and FCS, is provided dynamically via the **TOTAL\_LENGTH** input. This value is used to determine when the Frame Check Sequence (FCS) field begins and ends. The **MAC\_RX\_VALID** signal is asserted only during the transmission of the FCS bytes, providing a precise indication to the downstream FCS checker. The **MAC\_RX\_LAST** signal marks the final byte of the packet. This coordination ensures the integrity of the frame validation process.

# Interface Description

### Inputs

- GMII RX CLK: Clock signal for incoming data from GMII.
- GMII RXD[7:0]: 8-bit received data from the GMII interface.
- GMII RX DV: Data Valid signal indicating active reception.
- GMII RX RESET: Asynchronous reset signal for the MAC-RX block.
- TOTAL\_LENGTH[15:0]: Total expected packet length (including preamble and FCS), provided at runtime.

# Outputs

- MAC RX CLK: Clock associated with MAC frame data (forwarded from GMII).
- MAC RXD[7:0]: 8-bit MAC frame data output (directly from GMII).
- MAC\_RX\_FIRST: Asserted for one clock cycle on the first byte of the actual Ethernet frame (after preamble and SFD).
- MAC\_RX\_VALID: Asserted only during the transmission of the FCS bytes to signal the FCS block.
- MAC RX LAST: Asserted on the final byte of the packet.
- MAC RX RESET: Reset signal forwarded to downstream MAC logic.

# 3.2 FCS

### Overview

The FCS (Frame Check Sequence) block receives input bytes from the previous block (MAC-RX) and applies the CRC-32 algorithm, using the polynomial 0x04C11DB7, to detect transmission errors. During this process, it continues forwarding the data stream. Once the check is complete, it also outputs a variable indicating the result of the verification.

More specifically, once received the active start\_of\_frame signal, the block takes the first 4 incoming bytes and complements them to comply with the Ethernet standard. An internal signal, R, is then generated and updated at each clock cycle based on a set of XOR logical operations that implement the CRC matrix. When the valid signal is asserted, signaling the first byte of the CRC validation, the last 4 bytes are complemented, following the same Ethernet rule, and R is recalculated accordingly. Finally, once detected the end\_of\_frame flag, which marks the end of the packet, the content of R is evaluated: if it contains only zeros, the packet is considered valid; otherwise, it is considered corrupted. The outcome is then represented using 2 bits on the fcs\_error signal: the first bit indicates the validity of the result (1 for valid, 0 for invalid), while the second bit reflects the integrity of the frame (1 indicates an error, 0 means error-free).

### **Interface Description**

### Inputs:

- clk (in std\_logic): clock signal used to synchronize the operations of the system.
- reset (in std\_logic): reset signal used to initialize the system to a known state.
- valid (in std\_logic): indicates that the data on the input is the first byte of the final 4 bytes of the CRC.
- start\_of\_frame (in std\_logic): indicates the first byte of the Ethernet frame.
- end\_of\_frame (in std\_logic): indicates the last byte of the Ethernet frame.
- data\_in (in std\_logic\_vector(7 downto 0)): input data signal in byte format.

### Outputs to MAC RX Control:

- last\_of\_frame (out std\_logic): indicates the last byte of the Ethernet frame for the next block.
- first\_of\_frame (out std\_logic): indicates the first byte of the Ethernet frame for the next block.
- data\_out (out std\_logic\_vector(7 downto 0)): output data signal in byte format.

• fcs\_error (out std\_logic\_vector(1 downto 0)): two bits, the first indicates the validity of the result, and the second indicates if there is an error in the FCS.

### 3.3 MAC RX Control

### Overview

The MAC-RX Control block receives data from the FCS block. It does not validate the correctness of the data itself, but instead forwards a status variable that tracks it (MAC\_RX\_ERR as input and FW\_OUT as output). This variable will later be evaluated by the Packet Analyzer block, allowing for better timing optimization. In addition, this block counts the number of bytes within each packet, a value that will be used by the subsequent block to identify different roles within the packet.

Within the code, a new signal named line\_number is introduced. This signal is implemented as a vector that assigns a sequential number to each received byte. Once the MAC\_RX\_VALID signal is asserted, line\_number begins incrementing with each byte until the MAC\_RX\_LAST signal is received, at which point it resets to 0. Since line\_number must carry and propagate the numerical position of each byte, it is expressed in bits, requiring it to be defined as a vector. The vector is initialized with a length of 16 bits to ensure it can represent the maximum allowed packet length for IPv4.

### Interface Description

### Inputs:

- MAC\_RX\_CLK (in STD\_LOGIC): clock signal used to synchronize the operations of the system.
- MAC\_RXD (in STD\_LOGIC\_VECTOR(7 downto 0)): input data signal in byte format.
- MAC\_RX\_VALID (in STD\_LOGIC): indicates the first byte of the Ethernet frame.
- MAC\_RX\_LAST (in STD\_LOGIC): indicates the last byte of the Ethernet frame.
- MAC\_RX\_ERR (in STD\_LOGIC\_VECTOR(1 downto 0)): input 2-bit signal representing an error found in the received data, which will be forwarded to the next block.
- reset (in std\_logic): reset signal used to initialize the system to a known state.

### Outputs to Packet Analyzer:

- LINE\_NUMBER (out STD\_LOGIC\_VECTOR(15 downto 0)): a 16-bit vector that keeps track of the number of bytes present within the packet.
- DATA (out STD\_LOGIC\_VECTOR(7 downto 0)): output data signal in byte format.

- FW\_OUT (out STD\_LOGIC\_VECTOR(1 downto 0): output 2-bit signal representing an error found in the received data, which will be forwarded to the next block..
- START\_OF\_FRAME (out STD\_LOGIC): indicates the start of the Ethernet frame for the next block.
- END\_OF\_FRAME (out STD\_LOGIC): indicates the end of the Ethernet frame for the next block.

# 3.4 Packet Analyzer

### Overview

The *Packet Analyzer* is one of the core components of the stateless firewall architecture. This block receives the Ethernet frame and extracts specific fields from the IP and transport layer headers. These fields are then forwarded to the rule-checking logic for the subsequent rule-lookup process.

In this implementation, the block captures the following fields from the IP and transport layer headers:

- Protocol type (1 byte)
- Source IP address (4 bytes)
- Destination IP address (4 bytes)
- Source port (2 bytes)
- Destination port (2 bytes)

This module operates on a clock-synchronous finite state machine (FSM) driven by the mac\_rx\_clk signal and utilizes the line\_number input to identify the exact position of each byte within the incoming packet. Based on the line number, the corresponding bytes are assigned to internal registers, each one representing a relevant field of the packet. The fields are extracted between byte indices 0x0017 and 0x0025, corresponding to 15 clock cycles (from the protocol field to the last byte of the destination port). At the end of the capturing process, the block asserts the data\_ready signal for one clock cycle, indicating that the extracted data can be read by the next block, the CheckRules block. Moreover, the signal fw\_out coming from the FCS module is passed directly to this next block through the output port fw\_out\_check.

In parallel, the block also forwards each incoming byte to the FIFO subsystem, along with control signals fifo\_sof and fifo\_eof to denote the frame boundaries.

The FSM transitions through three states:

- IDLE: Waits for the start of a new frame.
- CAPTURING: Monitors the frame and captures the desired fields based on the line\_number input.
- READY: Signals that all fields have been captured, and the data is valid.

### **Interface Description**

# Inputs:

- mac\_rx\_clk (STD\_LOGIC): Clock signal from the MAC RX block.
- rst (STD\_LOGIC): Synchronous reset signal.
- line\_number (STD\_LOGIC\_VECTOR(15 downto 0)): Indicates the byte index within the Ethernet frame.
- data\_fw (STD\_LOGIC\_VECTOR(7 downto 0)): Current byte of the Ethernet frame.
- start\_of\_frame (STD\_LOGIC): High when the beginning of the Ethernet frame is detected.
- end\_of\_frame (STD\_LOGIC): High when the end of the Ethernet frame is detected.
- fw\_out (STD\_LOGIC\_VECTOR(1 downto 0)): The 2 bit input flag indicating the result of the error check made by the FCS block.

### Outputs to CheckRules:

- source\_ip (STD\_LOGIC\_VECTOR(31 downto 0)): Extracted source IP address.
- dest\_ip (STD\_LOGIC\_VECTOR(31 downto 0)): Extracted destination IP address.
- source\_port (STD\_LOGIC\_VECTOR(15 downto 0)): Extracted source port.
- dest\_port (STD\_LOGIC\_VECTOR(15 downto 0)): Extracted destination port.
- protocol (STD\_LOGIC\_VECTOR(7 downto 0)): Extracted protocol field from the IP header.
- data\_ready (STD\_LOGIC): High for one clock cycle when all fields have been successfully extracted.
- fw\_out\_check (STD\_LOGIC\_VECTOR(1 downto 0)): Forwarding the error check to the Check Rules block

# Outputs to FIFO:

- fifo\_data (STD\_LOGIC\_VECTOR(7 downto 0)): Current byte of the frame forwarded to the FIFO.
- fifo\_sof (STD\_LOGIC): Start of the Ethernet frame for the FIFO block.
- fifo\_eof (STD\_LOGIC): End of the Ethernet frame for the FIFO block.

### **Internal Signals:**

- src\_ip\_reg, dst\_ip\_reg (STD\_LOGIC\_VECTOR(31 downto 0)): Registers to store the source and destination IP addresses.
- src\_port\_reg, dst\_port\_reg (STD\_LOGIC\_VECTOR(15 downto 0)): Registers to store the source and destination ports.
- protocol\_reg (STD\_LOGIC\_VECTOR(7 downto 0)): Register to store the protocol field.
- ready\_reg (STD\_LOGIC): Internal flag used to signal when all required fields have been captured.
- current\_state (state\_type): FSM state signal, with possible states: IDLE, CAPTURING, and READY.

## 3.5 Check Rules

### Overview

The *CheckRules* block is responsible for evaluating the extracted fields from the *Packet Analyzer* and determining whether the packet should be allowed or denied based on predefined firewall rules. Additionally, it processes the error check signal (fw\_out\_check) from the Frame Check Sequence (FCS) to ensure the integrity of the packet.

The firewall table is defined within the block using a record type (rule\_t) and an array of records (rule\_array\_t). Each record contains the source IP address, destination IP address, protocol, source port, destination port, and an allow/deny flag. The block performs a lookup process to check if the packet matches any of the rules in the table. If a match is found, the corresponding allow/deny value is stored in the rule\_result\_value internal signal. However, the computation of the result for the FIFO is computed only when both the rule lookup and the FCS check have been completed.

The fw\_result signal is a 2-bit output that encodes both the result of the firewall rule check and the outcome of the Frame Check Sequence (FCS). It is obtained through a logical AND operation between the rule\_result\_value and the negation of the second bit of fw\_out\_check (which indicates whether there is an error). Specifically, fw\_result(0) is set to the result of rule\_result\_value AND NOT fw\_out\_check(0), ensuring that the packet is allowed only if there are no errors. fw\_result(1) is set to 1 to indicate that the result is ready to be read from the FIFO.

### Interface Description

### **Inputs:**

- clk (STD\_LOGIC): Clock signal.
- rst (STD\_LOGIC): Synchronous reset signal.
- data\_ready (STD\_LOGIC): High when all packet fields are ready.
- fw\_out\_in (STD\_LOGIC\_VECTOR(1 downto 0)): 2 bit FCS result flag.
  - $fw_out_in(1)$ : Indicates whether the FCS result is ready (1 = ready).
  - $fw_out_in(0)$ : Indicates whether an error was detected (1 = error, 0 = no error).
- src\_ip (STD\_LOGIC\_VECTOR(31 downto 0)): Extracted source IP.
- dst\_ip (STD\_LOGIC\_VECTOR(31 downto 0)): Extracted destination IP.
- protocol (STD\_LOGIC\_VECTOR(7 downto 0)): Extracted protocol field.
- src\_port (STD\_LOGIC\_VECTOR(15 downto 0)): Extracted source port.
- dst\_port (STD\_LOGIC\_VECTOR(15 downto 0)): Extracted destination port.

### **Outputs:**

- fw\_result (STD\_LOGIC\_VECTOR(1 downto 0)): Final decision:
  - fw\_result(1) = 1 if the result is ready.
  - fw\_result(0) = 1 to allow the packet, 0 to deny it.

### **Internal Signals:**

- rule\_result\_ready (STD\_LOGIC): Internal flag indicating that the rule lookup result is ready.
- rule\_result\_value (STD\_LOGIC): Holds the allow (1) or deny (0) result from rule matching.

### 3.6 FIFO

### Overview

The ASYNC\_FIFO block is an asynchronous FIFO buffer that allows the storage and transfer of Ethernet frames between two independent clock domains: the write clock domain and the read clock domain. It facilitates communication between the GMII reception layer and the system processing layer. The block stores incoming Ethernet frames under the control of the write clock, while the read clock controls data output.

The frame data is stored in the FIFO, and once the entire packet is received, the block awaits a validation signal from the Firewall and FCS checker (**FW\_RESULT**) to determine whether the frame is valid. Valid frames are forwarded through the read\_data\_out port, while invalid frames are silently discarded via the dummy\_data\_out port.

### Interface Description

# Inputs

- reset: Asynchronous reset signal that clears internal states and resets pointers.
- wclk: Write clock signal used for synchronizing data writes into the FIFO.
- rclk: Read clock signal used for synchronizing data reads from the FIFO.
- write enable: Enables writing of data into the FIFO.
- write data in[7:0]: 8-bit data input for writing packet payload into the FIFO.
- SOP: Start-of-Packet signal indicating the start of a new Ethernet frame.
- EOP: End-of-Packet signal indicating the end of the current Ethernet frame.
- FW\_RESULT[1:0]: Frame validation result from the Firewall and FCS checker. FW\_RESULT(1) signals readiness, and FW\_RESULT(0) indicates whether the frame should be forwarded or discarded.

### **Outputs**

- fifo\_occu\_in[PTR\_WIDTH-1:0]: FIFO occupancy level as observed from the write domain.
- fifo\_occu\_out[PTR\_WIDTH-1:0]: FIFO occupancy level as observed from the read domain.
- read data out[7:0]: 8-bit data output for valid and authorized frames.
- dummy data out[7:0]: 8-bit data output for invalid or unauthorized frames.
- fifo full: Indicates that the FIFO is full and cannot accept more data.
- fifo empty: Indicates that the FIFO is empty and no data is available for reading.

# 4 Blocks description

# 4.1 GMII to MAC

### Overview

The MAC-RX block is responsible for receiving Ethernet frames from the GMII (Gigabit Media Independent Interface) and signaling frame boundaries and integrity check timing to downstream components. This block monitors incoming data streams, identifies the end of the preamble, and tracks the full frame length using an externally supplied length value. Unlike traditional preamble-removal logic, the MAC-RX does not remove the preamble data but instead identifies key frame positions based on byte counting. It marks the first byte of the actual Ethernet payload with the MAC\_RX\_FIRST signal and the final byte with the MAC\_RX\_LAST signal. The MAC\_RX\_VALID signal is specifically used to indicate the period during which the FCS (Frame Check Sequence) bytes are being received, so the downstream FCS checker can begin and end its validation logic accurately.

### **Functional Description**

The MAC-RX block operates synchronously on the rising edge of GMII\_RX\_CLK. Upon detecting valid data through the GMII\_RX\_DV signal, it begins incrementing a byte counter to track the position within the frame. The preamble is identified by its position in the stream: once the counter reaches byte index 6, the preamble is considered complete. The byte at position 8 is identified as the first byte of the actual Ethernet frame payload. At this point, the MAC\_RX\_FIRST signal is asserted for one clock cycle.

The value of TOTAL\_LENGTH is used to calculate the expected frame end. When the counter reaches the total length minus one, the MAC\_RX\_LAST signal is asserted, indicating the last byte. For the last 4 bytes (typically the FCS field), the MAC\_RX\_VALID signal is asserted, allowing the downstream FCS block to latch the correct data range for integrity checking.

After the final byte, the internal byte counter is reset, and the block is ready to process the next frame.

#### Reset Behavior

The block responds to the GMII RX RESET signal asynchronously. When asserted:

- The internal byte counter is reset to 0.
- The **preamble** done flag is cleared.
- Output signals MAC\_RX\_VALID, MAC\_RX\_FIRST, and MAC\_RX\_LAST are deasserted.

This ensures a clean initialization and consistent frame boundary tracking following any reset.

### **Clock Domain Synchronization**

The MAC-RX block operates entirely in the GMII clock domain. To maintain timing consistency, the input clock GMII\_RX\_CLK is forwarded directly as MAC\_RX\_CLK for use by downstream modules, ensuring proper synchronization and eliminating the need for cross-domain logic.

### 4.2 FCS

The FCS block ensures data integrity by verifying whether the received Ethernet frame is error-free. This verification is done using the CRC-32 algorithm, which detects transmission errors before the frame is passed to the MAC-RX Control block. The block operates based on the standardized polynomial 0x04C11DB7.

When a frame is received, the FCS block uses the system clock to synchronize data operations. It processes the 8-bit received MAC data, using the start-of-frame and end-of-frame signals to identify the beginning and end of the frame. Since the CRC bytes used for error detection are located in the last four bytes of the packet, the packet is always forwarded for further handling to the next block.

However, if an error is detected, the error flag signal is activated. This flag is then sent to the packet analyzer block, which, based on the final value of this signal, will decide whether or not to allow the final transmission of the packet.

As previously mentioned, the CRC consists of 4 bytes computed using a specific algorithm based on a predefined generator polynomial. This mechanism allows verification of the integrity of the received packet. Conceptually, the data is treated as a polynomial and divided by the generator polynomial, then the remainder of this division constitutes the CRC code, which is appended to the end of the data before transmission.

Since we are operating at the bit level, polynomial division is implemented through successive XOR operations. If the data were received bit by bit, each XOR operation could be performed sequentially using the incoming bit, allowing straightforward logic to compute the R vector that reflects the division remainder. However, in our case, data is processed in parallel, 8 bits at a time, instead than serially. This introduces some more complexity: updating the R value requires taking into account simultaneous updates of multiple bits, which, according to the algorithm, should ideally occur in sequence. To ensure the CRC computation remains accurate under parallel processing, we rely on a precomputed CRC matrix. In our implementation, this matrix was generated using MATLAB due to its large size and complexity. From this matrix, we extract the necessary logical equations to construct the logic that verifies packet correctness.

# 4.3 MAC RX Control

The MAC-RX Control block is responsible for handling MAC packets. It ensures that the packets, along with a validity flag, are forwarded for further processing.

The block receives data from the FCS block and uses various control signals to identify the start and end of frames. It also forwards the FCS error flag, which will be used later in the

packet analyzer block to determine whether the packet is valid and should be sent. The block assign to each incoming byte a number, which are later used in the packet analyzer block to determine the positions of specific data fields, such as the payload, source IP address, destination IP address, and port number.

# 4.4 Packet Analyzer

As introduced in the block specification, the *Packet Analyzer* is responsible for processing incoming Ethernet frames and extracting the essential fields required for rule checking. These include the protocol, source and destination IP addresses and source and destination ports. The module operates synchronously with the incoming data stream, analyzing one byte per clock cycle, and uses a counter signal (line\_number) to track the current byte position within the frame.



Figure 2: Ethernet frame format

### The Ethernet Frame

In order to understand the assignment logic, it is useful to first introduce how an Ethernet frame is structured (Figure 2). The typical structure of an Ethernet frame (without VLAN tag) is as follows:

- Preamble (7 bytes): Used for synchronization
- Start Frame Delimiter (1 byte): Indicates start of frame
- Destination MAC Address (6 bytes): Starting at byte 0
- Source MAC Address (6 bytes): Starting at byte 6
- EtherType (2 bytes): Starting at byte 12 (e.g., 0x0800 for IPv4)
- Payload: Includes the IP header and the encapsulated TCP/UDP segment
- Frame Check Sequence (FCS, 4 bytes): CRC

In our implementation, the byte counting process excludes the preamble and the Start Frame Delimiter (SFD), meaning the count begins from the first byte of the destination MAC address, which is considered as byte 0. The EtherType field in the Ethernet frame header specifies the protocol encapsulated within the payload. Common values include IPv4 (0x0800), IPv6 (0x86DD), and ARP (0x0806).

This firewall system is designed to handle IPv4 packets. An IPv4 packet consists of two primary components: the IP header and the payload of the transport layer. Within the IP header, which starts at byte 14, we find fields such as the protocol type (byte 23), which determines whether the transport payload carries TCP (0x06) or UDP (0x11) data, as well as the source IP address (bytes 26 to 29) and destination IP address (bytes 30 to 33). Following the IP header is the transport layer segment, where the source and destination ports are located. These typically start at byte 34 and 36, respectively, assuming a standard IP header length of 20 bytes (without the *Options* field). Table 1 below shows each field of the Ethernet Frame with the respective byte index and length.

| Offset (Byte) | Field                       | Length  |
|---------------|-----------------------------|---------|
| 0             | Destination MAC Address     | 6 bytes |
| 6             | Source MAC Address          | 6 bytes |
| 12            | EtherType $(0x0800 = IPv4)$ | 2 bytes |
| 14            | IP Version, IHL, TOS        | 2 bytes |
| 16            | Total Length                | 2 bytes |
| 18            | Identification              | 2 bytes |
| 20            | Flags, Fragment Offset      | 2 bytes |
| 22            | TTL                         | 1 byte  |
| 23            | Protocol                    | 1 byte  |
| 24            | Header Checksum             | 2 bytes |
| 26            | Source IP Address           | 4 bytes |
| 30            | Destination IP Address      | 4 bytes |
| 34            | Source Port                 | 2 bytes |
| 36            | Destination Port            | 2 bytes |

Table 1: Relevant fields in an IPv4 Ethernet frame

# **Functional Description**

As the FSM moves into the CAPTURING state, it monitors the line\_number signal to perform the following assignments:

- Byte  $23 \rightarrow \text{protocol}$
- Bytes 26 to  $29 \rightarrow \text{src_ip}$
- Bytes 30 to 33  $\rightarrow$  dst\_ip
- Bytes 34 to  $35 \rightarrow \text{src\_port}$

Bytes 36 to 37 → dst\_port

Once all the fields are collected (at line\_number = 37), the module moves to the READY state and sets the data\_ready signal high for one clock cycle, indicating that the extracted data is valid. The Packet Analyzer outputs data to two different blocks in parallel:

- 1. CheckRules Block: The extracted fields (src\_ip, dst\_ip, src\_port, dst\_port, and protocol) are forwarded together with the fw\_out\_check signal.
- 2. **FIFO Buffer**: All incoming bytes on the data\_fw input are directly forwarded to the FIFO buffer, along with the fifo\_sof and fifo\_eof signals indicating the start and end of the frame.

### Reset Behavior

The block includes a reset mechanism that clears its internal state signals. When asserted, this signal resets all internal registers and state variables to their initial values. Specifically, the reset operation clears the registers storing the source IP address, destination IP address, source port, destination port, and protocol. It also resets the output signals toward the FIFO and CheckRules blocks, and sets the internal FSM state back to IDLE. This ensures the module starts in a consistent and known state upon reset, mirroring the approach used in the CheckRules block.

### 4.5 Check Rules

The *CheckRules* block serves as the core decision unit of the firewall. Its main function is to evaluate incoming packet field extracted by the *Packet Analyzer* and determine whether the packet should be allowed or denied, based on a predefined set of firewall rules. Additionally, it verifies the integrity of the packet using the FCS result. The outcome of this evaluation is encoded in a 2-bit signal fw\_result, which is then sent and used by the FIFO as an input flag indicating if the packet has to be discarded or forwarded.

The firewall rules are implemented internally as an array of records, where each record contains the following fields: source IP address, destination IP address, protocol, source port, destination port, and an allow/deny flag. Table 2 lists the rules implemented in this project.

| Source IP    | Dest. IP    | Protocol | Src Port | Dst Port | Action |
|--------------|-------------|----------|----------|----------|--------|
| 192.168.1.1  | 192.168.1.2 | UDP (11) | 8080     | 80       | Block  |
| 192.168.0.44 | 192.168.0.4 | UDP (11) | 1024     | 1024     | Allow  |
| 192.168.1.1  | 192.168.1.2 | TCP (06) | 8080     | 80       | Block  |
| Any          | Any         | TCP (06) | Any      | Any      | Allow  |

Table 2: Firewall Rule Table

### Functional Description

Upon receiving a new packet (signaled by data\_ready), the block performs a comparison between the packet fields and each rule in the table. If a matching rule is found, the corresponding decision (allow or deny) is stored in the internal signal rule\_result\_value. To support flexible and scalable rule matching, the implementation also introduces the concept of wildcards. Each field in a rule can be optionally ignored during the matching process by enabling its corresponding wildcard bit. This allows for generalized rules (e.g., "allow all TCP packets") by masking irrelevant fields. Internally, each rule includes a set of 5 wildcard bits (one per field), and a field is considered a match either if it equals the packet's value or if its wildcard is active. If no match is found, the packet is denied by default (default deny policy).

In parallel, the block receives the fw\_out\_in signal from the FCS unit, which is a 2-bit vector indicating:

- fw\_out\_in(1): FCS result ready flag (set to 1 when the FCS check has been completed).
- fw\_out\_in(0): FCS error flag (set to 1 if the packet contains errors).

Once both the rule lookup and the FCS check have completed, the block computes the final result:

- fw\_result(1) is set to 1 when the rule look-up process is terminated (rule\_result\_ready = 1 and the FCS result is available (fw\_out\_in(1) = 1), signaling that the output is valid.
- fw\_result(0) is set to 1 only if the packet matches an allow rule (rule\_result\_value
   1) and the FCS indicates no error (fw\_out\_in(0) = 0).

This logic ensures that a packet is forwarded only if it is explicitly allowed by the firewall rules and is free of transmission errors. The output fw\_result is then passed to the FIFO block, which queues the result for further handling by downstream components.

### Security oriented approach

In this firewall implementation, a security oriented approach was adopted when resolving conflicts between multiple matching rules. Specifically, when two or more rules match an incoming packet, potentially due to the presence of wildcard fields, the decision logic gives priority to the most restrictive action (deny), regardless of the number of exact matches in the rule. This design choice ensures that if a general "allow" rule (e.g., allow all UDP traffic) and a more specific "deny" rule (e.g., deny UDP from a specific IP and port) both match a packet, the firewall will default to denying the traffic. While some systems prioritize the most specific rule (i.e., the rule with the highest number of exact field matches), this implementation prioritizes a security oriented approach over a more flexible one.

#### Reset Behavior

The block includes a reset mechanism that clears its internal state signals. When the rst signal is asserted, the module resets the output vector fw\_result and internal registers such as rule\_result\_ready and rule\_result\_value. This ensures that any pending rule-checking operation is safely aborted and the block is ready to begin fresh evaluation upon the next rising clock edge. The firewall rules themselves are implemented as architectural constants and therefore remain unaffected by the reset, as they are not stored in resettable memory elements.

### 4.6 FIFO

### Overview

The **ASYNC\_FIFO** is an asynchronous First-In, First-Out buffer designed to store a complete Ethernet frame while it undergoes validation checks. It bridges two independent clock domains, write and read, ensuring reliable buffering and transfer of data across the GMII reception and system processing layers.

Incoming frame data is written into the FIFO under control of the write clock domain. The packet boundaries are marked using Start-of-Packet (SOP) and End-of-Packet (EOP) signals. After an entire packet has been received and stored, the FIFO awaits a validation signal from the Firewall and Frame Check Sequence (FCS) logic, jointly represented by the **FW RESULT** signal.

Based on this result:

- If the packet is valid and authorized (FW\_RESULT(1) = 1 and FW\_RESULT(0) = 1), the frame is forwarded through the read\_data\_out port.
- If the packet is invalid or unauthorized (FW\_RESULT(0) = 0), the frame is silently discarded via the dummy\_data\_out port.

The FIFO exposes occupancy levels from both the write and read domains and provides full and empty status indicators to help manage flow control and prevent data loss.

### Functional Description

The **ASYNC\_FIFO** operates as a dual-clock circular buffer. During writing, incoming bytes are stored sequentially in memory until the EOP signal marks the end of the frame. The memory write pointer is incremented on each valid write and synchronized across domains using Gray code encoding to prevent metastability.

The size of the FIFO module can be adjusted in the testbench by changing the FIFO DEPTH variable. This will be more explained in the Simulation, which sizes are chosen.

Once a frame is fully stored, the block waits for FW\_RESULT(1) to be asserted, signaling that the frame has been validated. The decision in FW\_RESULT(0) determines whether the frame is to be read from the FIFO for processing or silently discarded.

On the read side, data is extracted one byte at a time on each rising edge of rclk. Depending on the validation result:

- If FW\_RESULT(0) = 1, the data is output through read\_data\_out.
- If FW\_RESULT(0) = 0, the data is redirected to dummy\_data\_out.

The read operation continues until the internal read pointer reaches the stored end-of-packet address, at which point the reading phase ends and the FIFO prepares for the next packet.

### Reset Behavior

When reset is asserted:

- All internal pointers and state machines are reset.
- The validation tracking signals (fw\_result\_active, packet\_ready, etc.) are cleared.
- Output signals are deasserted.

This ensures that both clock domains are safely reinitialized before further operation.

## **Clock Domain Synchronization**

The FIFO uses Gray code conversion and two-stage synchronization registers to safely transfer pointer values between clock domains. This design guarantees reliable operation and prevents data hazards caused by metastability during clock domain crossing.

# 5 Simulation and verification

# 5.1 GMII to MAC

### **Design Compilation**

The VHDL design was compiled using Quartus Prime Lite Edition 20.1.1, targeting the Intel MAX 10 FPGA device (part number 10M50DAF484C7G). The compilation process completed successfully with zero errors. This process provided detailed reports regarding the analysis and synthesis, place-and-route (fitter), and timing analysis stages of the design.

Flow Summary Figure 3 presents the flow summary for the GMII to MAC module. The design demonstrates efficient use of FPGA resources. Specifically, the total number of logic elements utilized is less than 1% of the available resources, and only 11% of the available pins are used. These values indicate that the design is highly resource-efficient and well within the capacity of the chosen FPGA device.

| Flow Summary                       |                                             |
|------------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>            |                                             |
| Flow Status                        | Successful - Wed May 07 10:58:58 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | MAC_RX                                      |
| Top-level Entity Name              | MAC_RX                                      |
| Family                             | MAX 10                                      |
| Device                             | 10M50DAF484C7G                              |
| Timing Models                      | Final                                       |
| Total logic elements               | 96 / 49,760 ( < 1 % )                       |
| Total registers                    | 27                                          |
| Total pins                         | 40 / 360 ( 11 % )                           |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0 / 1,677,312 ( 0 % )                       |
| Embedded Multiplier 9-bit elements | 0/288(0%)                                   |
| Total PLLs                         | 0/4(0%)                                     |
| UFM blocks                         | 0/1(0%)                                     |
| ADC blocks                         | 0/2(0%)                                     |

Figure 3: Flow summary of the GMII to MAC module compilation.

**Analysis and Synthesis** The analysis and synthesis report, shown in Figure 4, confirms the same utilization figures for logic elements, registers, and pins as reported in the flow summary. This consistency verifies that the synthesis stage accurately translated the VHDL code into hardware without any issues or resource constraints.

| Analysis & Synthesis Summary       |                                             |
|------------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>            |                                             |
| Analysis & Synthesis Status        | Successful - Wed May 07 10:58:22 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | MAC_RX                                      |
| Top-level Entity Name              | MAC_RX                                      |
| Family                             | MAX 10                                      |
| Total logic elements               | 93                                          |
| Total registers                    | 27                                          |
| Total pins                         | 40                                          |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0                                           |
| Embedded Multiplier 9-bit elements | 0                                           |
| Total PLLs                         | 0                                           |
| UFM blocks                         | 0                                           |
| ADC blocks                         | 0                                           |

Figure 4: Analysis and synthesis report of the GMII to MAC module compilation.

Place and Route (Fitter) The place-and-route (fitter) stage successfully completed, as shown in Figure 5. All necessary connections to the I/O pins were correctly established, and no routing or placement issues were encountered. This indicates a reliable physical implementation of the design within the FPGA.

| Fitter Summary                     |                                             |
|------------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>            |                                             |
| Fitter Status                      | Successful - Wed May 07 10:58:49 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | MAC_RX                                      |
| Top-level Entity Name              | MAC_RX                                      |
| Family                             | MAX 10                                      |
| Device                             | 10M50DAF484C7G                              |
| Timing Models                      | Final                                       |
| Total logic elements               | 96 / 49,760 ( < 1 % )                       |
| Total registers                    | 27                                          |
| Total pins                         | 40 / 360 ( 11 % )                           |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0 / 1,677,312 ( 0 % )                       |
| Embedded Multiplier 9-bit elements | 0 / 288 ( 0 % )                             |
| Total PLLs                         | 0/4(0%)                                     |
| UFM blocks                         | 0/1(0%)                                     |
| ADC blocks                         | 0/2(0%)                                     |

Figure 5: Place and route report of the GMII to MAC module compilation.

Timing Analysis The timing analysis evaluates the maximum operating frequency achievable under different thermal conditions. As illustrated in Figure 6, the design exceeds the specified  $\mathbf{F}_{max}$  constraint in one scenario, suggesting that the module is capable of operating at even higher frequencies than required. At a junction temperature of 85 °C, the maximum frequency is 243.90 MHz, while at 0 °C, it reaches 266.45 MHz. This demonstrates that the design maintains reliable timing margins under varying environmental conditions.



Figure 6: Timing analysis of the GMII to MAC module under different thermal conditions.

### **Testbench Simulation**

This section presents the simulation results of the GMII to MAC module using ModelSim. To verify the correct functionality of the module, a dedicated testbench was developed. The testbench exercises all implemented features to ensure the block behaves as expected and can be reliably integrated into the complete system.

To thoroughly validate the design, the testbench transmits three Ethernet packets sequentially, each with a different length. Specifically, the lengths of the packets are 72, 64, and 80 bytes. These relatively short packet sizes were chosen to enhance waveform visibility in the simulation results shown in Figure 7. During simulation, the testbench verifies that the module correctly asserts the control signals indicating the start and end of a frame, and accurately flags the location of the Frame Check Sequence (FCS). This information is necessary for the downstream FCS block to identify and invert the final four bytes of each frame accordingly.



Figure 7: Simulated waveform of the GMII to MAC module showing transmission of three packets between 0 ns and 2000 ns.

Figure 7 illustrates the simulation timeline, ranging from 0 ns to 2000 ns, during which all three packets are transmitted. The signal rx\_dv indicates valid incoming data on rx\_d.

When this signal is high, the module begins processing input data. The output signal mac\_d confirms that all three packets are forwarded correctly by the module, demonstrating its ability to handle multiple frame lengths consistently.



Figure 8: Start of the first frame: the signal mac\_first is asserted at the correct byte boundary.

A detailed view of the beginning of the first frame is provided in Figure 8. As shown, the signal mac\_first is asserted at the ninth byte of the input stream, which corresponds to the first byte following the Start Frame Delimiter (SFD) and marks the start of the destination MAC address. This confirms that the module correctly identifies the beginning of an Ethernet frame.



Figure 9: End of the first frame: the mac\_last and mac\_valid signals correctly indicate the Frame Check Sequence (FCS) position.

Figure 9 highlights the end of the first packet transmission. Here, the signal mac\_last is asserted alongside mac\_valid on the final byte of the frame, accurately identifying the end of the data payload. This ensures proper timing and coordination for the FCS processing in the following logic block.

Overall, the simulation confirms that the GMII to MAC module performs as expected. All control signals behave correctly, and the data flow from input to output remains intact across multiple test cases. Therefore, the module is verified and ready for integration into the complete system.

# 5.2 FCS

# **Design Compilation**

The compilation, simulation, analysis and synthesis of the FCS block were completed without any errors, confirming the correctness of the design and the corresponding test bench setup.

Flow summary The flow summary results, shown in the figure 10 below, reveal minimal use of logic elements, only 76, which is less than 1% of the available resources. This low utilization highlights the design's high resource efficiency and strong scalability potential. A total of 48 registers were used, indicating that only a moderate number of flip-flops were employed. Regarding pins, only 25 were used, corresponding to just 7% of the total available. As for memory bits, none were utilized, which suggests that the block does not rely on internal RAM or ROM. Similarly, embedded multipliers, PLLs, UFM, and ADC blocks were not used, indicating that no particularly complex or specialized operations are required by the design.

| Flow Summary                       |                                             |
|------------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>            |                                             |
| Flow Status                        | Successful - Wed May 07 10:34:01 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | fcs                                         |
| Top-level Entity Name              | fcs                                         |
| Family                             | MAX 10                                      |
| Device                             | 10M50DAF484C7G                              |
| Timing Models                      | Final                                       |
| Total logic elements               | 76 / 49,760 ( < 1 % )                       |
| Total registers                    | 48                                          |
| Total pins                         | 25 / 360 (7 %)                              |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0 / 1,677,312 ( 0 % )                       |
| Embedded Multiplier 9-bit elements | 0 / 288 ( 0 % )                             |
| Total PLLs                         | 0/4(0%)                                     |
| UFM blocks                         | 0/1(0%)                                     |
| ADC blocks                         | 0/2(0%)                                     |
|                                    |                                             |

Figure 10: Flow Summary of FCS block

Analysis and Synthesis The resource usage reported at this stage closely matches the results of the final compilation. A total of 76 logic elements were used, indicating minimal occupation on the FPGA. As in the compilation results, 48 registers were instantiated, reflecting the use of a moderate number of sequential elements.

25 pins were required, consistent with the interface specifications of the block. The synthesis results also show that no virtual pins, memory bits, or embedded hardware components, such as multipliers, PLLs, UFM, or ADC blocks, were utilized. This result reinforces the

conclusion that the FCS block has a compact and resource-efficient design, free of memory and computationally intensive logic. The figure 11 below shows all the obtained results.

| < <filter>&gt;</filter>            |                                             |
|------------------------------------|---------------------------------------------|
| Analysis & Synthesis Status        | Successful - Wed May 07 10:33:19 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | fcs                                         |
| Top-level Entity Name              | fcs                                         |
| Family                             | MAX 10                                      |
| Total logic elements               | 76                                          |
| Total registers                    | 48                                          |
| Total pins                         | 25                                          |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0                                           |
| Embedded Multiplier 9-bit elements | 0                                           |
| Total PLLs                         | 0                                           |
| UFM blocks                         | 0                                           |
| ADC blocks                         | 0                                           |

Figure 11: Analysis and Synthesis summery of FCS block

Place and Route (Fitter) The fitter report shows that 76 logic elements were used, less than 1%, confirming the design's minimal area footprint. Consistent with previous stages, the number of registers remained at 48. While, 25 pins were assigned, representing 7% of the total available on the device. Finally it confirms that no virtual pins were generated, and no memory blocks or specialized hardware resources such as multipliers, PLLs, UFM, or ADC blocks were used, confirming once again a lightweight design. The figure 12 below show the summary of the fitter obtained.

Timing analysis The results (figure 13) indicate that the design meets the timing requirements. For the slow 1200 85°C model, the maximum operating frequency is estimated at 478.93 MHz, while for the slow 1200 OC model, it reaches 520.83 MHz. In both cases, the design was constrained by the minimum period restriction associated with the maximum I/O toggle rate. The target clock frequency for the design was 250.0 MHz, which is well below the reported limits, confirming safe and reliable operation under the defined conditions. Additionally, the fast 1200 model shows a very low clock delay (as low as 0.108 ns), further reinforcing the timing efficiency of the implementation.



Figure 13: Time analysis of FCS block

| Fitter Summary                     |                                             |
|------------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>            |                                             |
| Fitter Status                      | Successful - Wed May 07 10:33:50 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | fcs                                         |
| Top-level Entity Name              | fcs                                         |
| Family                             | MAX 10                                      |
| Device                             | 10M50DAF484C7G                              |
| Timing Models                      | Final                                       |
| Total logic elements               | 76 / 49,760 ( < 1 % )                       |
| Total registers                    | 48                                          |
| Total pins                         | 25 / 360 ( 7 % )                            |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0 / 1,677,312 ( 0 % )                       |
| Embedded Multiplier 9-bit elements | 0 / 288 ( 0 % )                             |
| Total PLLs                         | 0 / 4 ( 0 % )                               |
| UFM blocks                         | 0 / 1 ( 0 % )                               |
| ADC blocks                         | 0/2(0%)                                     |
|                                    |                                             |

Figure 12: Fitter summery of FCS block

### Testbench simulation

Below, the simulation executed on ModelSim for the FCS block, along with its corresponding testbench, is analyzed. To demonstrate the correctness of the code, the system is first tested with a valid packet, highlighting its ability to recognize correct transmissions, and then with a corrupted packet to showcase its error detection capabilities.

First, it is important to note that the signal responsible for evaluating the packets, fcs\_error, is a 2-bit signal. The first bit indicates whether the result is valid, while the second indicates the presence or absence of an error. Based on the logic implemented in the code, three outcomes are possible:

- 01: result not valid and potentially erroneous. This is the default state, appearing before the complete analysis of the packet. The possibility of an error is assumed by default in this case to always account for the worst-case scenario.
- 11: result valid and packet erroneous. This occurs when the entire packet has been analyzed and an error has been detected.
- 10: result valid and packet error-free. This value appears when the packet has been fully analyzed and no errors are found through the CRC check.

Error detection is based on the internal signal R, which is updated at each clock cycle using logical operations involving the incoming data. This signal implements the CRC algorithm and determines whether the packet is corrupted. If, at the end of the packet, R contains only zeros, the packet is considered valid; otherwise, it is deemed erroneous.

It is essential to mention that the CRC result can only be output one clock cycle after receiving the last byte. This delay is due to VHDL's concurrent nature, where statements are

not executed sequentially. To ensure that R incorporates the final byte into its computation, an extra clock cycle is needed.

In more detail, the simulation begins with the fcs\_error signal set to its default value of 01, as shown in the figure 14 below. When the CRC calculation starts, the internal signal R is initialized to all zeros. After the first clock cycle, an XOR operation is performed with the complemented first 8 bits. Given that the first byte sent is 00000000, the operation is performed with 111111111. Consequently, on the next clock cycle, R becomes 0000000000000000000000000111111111, and this process continues throughout the packet reception.



Figure 14: FCS block: start of the wave

Once the first byte of the CRC code is received and the valid signal is asserted, as shown in the corresponding figure 15, the code complements the incoming bytes. This behavior is observable by comparing the data and data\_in signals. At the clock cycle where end\_of\_frame is high, R becomes all zeros, and fcs\_error transitions to 10, indicating a valid, error-free packet.



Figure 15: FCS block: end of the wave, correct result

Conversely, when the same code is executed with a corrupted packet, as illustrated in the waveform 16, the final bytes are altered, no longer being 00111101 and 10110010, but rather 00110101 and 0001001. This leads to an incorrect CRC result, causing the fcs\_error signal to take the value 11, meaning the result is valid but the packet contains an error.



Figure 16: FCS block: end of the wave, erroneous result

Finally, in both cases, the signal is reset to 01, indicating an invalid state, and R returns to all zeros, ensuring the system is ready to correctly process the next packet.

### 5.3 MAC RX Control

# Design Compilation

The compilation, simulation, analysis and synthesis of the MAC-RX Control block were completed without any errors, confirming the correctness of the design and the corresponding test bench setup.

**Flow summary** According to the flow summary in figure 17 below, the design makes very limited use of the available FPGA resources. Only 64 logic elements were used out of 49,760 (<1%), indicating a compact and efficient implementation. A total of 46 registers were employed, reflecting a moderate use of sequential logic.

The block uses 41 pins, which corresponds to approximately 11% of the device's pin resources, which is higher than previous designs (FCS). As with the previous block, no memory bits, embedded multipliers, PLLs, UFM, or ADC blocks were utilized, suggesting that the design avoids complex or memory-demanding tasks. These results confirm that MAC\_RX\_CONTROL is a lightweight, register-based design with modest area requirements and a relatively rich I/O interface.

| < <filter>&gt;</filter>            |                                             |
|------------------------------------|---------------------------------------------|
| Flow Status                        | Successful - Wed May 07 09:45:29 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | MAC_RX_CONTROL                              |
| Top-level Entity Name              | MAC_RX_CONTROL                              |
| Family                             | MAX 10                                      |
| Device                             | 10M50DAF484C7G                              |
| Timing Models                      | Final                                       |
| Total logic elements               | 64 / 49,760 ( < 1 % )                       |
| Total registers                    | 46                                          |
| Total pins                         | 41 / 360 ( 11 % )                           |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0 / 1,677,312 ( 0 % )                       |
| Embedded Multiplier 9-bit elements | 0 / 288 ( 0 % )                             |
| Total PLLs                         | 0/4(0%)                                     |
| UFM blocks                         | 0/1(0%)                                     |
| ADC blocks                         | 0/2(0%)                                     |

Figure 17: Flow Summary of MAC-RX Control block

Analysis and Synthesis The synthesis report indicates that 63 logic elements were used, demonstrating a compact logic implementation. The design includes 46 registers, pointing to a moderate use of flip-flops.

A total of 41 I/O pins were used, which is slightly high compared to the logic resource usage,

and suggests that the block interfaces with a broader set of external signals. No virtual pins, memory bits, or specialized hardware resources such as multipliers, PLLs, UFM, or ADC blocks were utilized, reinforcing the design's lightweight and logic-based nature.

| < <filter>&gt;</filter>            |                                             |
|------------------------------------|---------------------------------------------|
| Analysis & Synthesis Status        | Successful - Wed May 07 09:45:01 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | MAC_RX_CONTROL                              |
| Top-level Entity Name              | MAC_RX_CONTROL                              |
| Family                             | MAX 10                                      |
| Total logic elements               | 63                                          |
| Total registers                    | 46                                          |
| Total pins                         | 41                                          |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0                                           |
| Embedded Multiplier 9-bit elements | 0                                           |
| Total PLLs                         | 0                                           |
| UFM blocks                         | 0                                           |
| ADC blocks                         | 0                                           |

Figure 18: Analysis and Synthesis summery of MAC-RX Control block

Place and Route (Fitter) As we can see in the figure 19 below, the fitter report confirms that 64 logic elements were used, which is less than 1% of the available resources, indicating a compact implementation. The number of registers remained at 46, in line with the synthesis stage, while 41 pins were assigned, accounting for 11% of the available device pins, this pin usage reflects the relatively rich interface of the module.

As in the previous stages, no virtual pins, on-chip memory, or specialized hardware resources (such as multipliers, PLLs, UFM, or ADC blocks) were used. This confirms that the design is entirely based on simple logic and register elements, with no need for complex or resource-intensive hardware features.

**Timing analysis** The analysis results (figure 20) show that, under the slow 1200 mV 85° C model, the maximum operating frequency for the MAC\_RX\_CLK signal is 252.14 MHz. Under the slow 1200 mV OC model, this value slightly increases to 275.18 MHz. Both values represent safe operational frequencies under conservative conditions and confirm that the design is not timing-critical at moderate clock rates.

In the fast 1200 mV OC model, the analyzer reports a positive slack of 18.388 ns, with no negative timing at any endpoints. This indicates that the design easily meets the required timing constraints, leaving a safe margin for operation, even under faster clock conditions. These results confirm that MAC\_RX\_CONTROL operates reliably within its expected frequency range, with no violations of setup or hold timing, and significant headroom for potential clock speed increases if needed.



Figure 19: Fitter summery of MAC-RX Control block



Figure 20: Time analysis of FCS block

### Testbench simulation

The simulation of the  $MAC_RX_CONTROL$  block was executed using the corresponding testbench in ModelSim, and the resulting waveform is analyzed below. The analysis begins with the initial section, followed by the final part. As previously discussed, this block is responsible for counting the bytes transmitted to the next block, which is essential for correctly identifying the various fields within the packet.

In the initial part, shown in figure 21, we can observe that when the signal mac\_rx\_valid is equal to 1, indicating the reception of the first byte of the packet, the signal mac\_rx\_err takes the value 01. In this configuration, the first bit (0) signifies that the value is not valid yet, as this signal only carries a valid meaning at the end of packet analysis, as explained in the previous section. While, the second bit (1) indicates the presence of an error. This choice, as mentioned earlier, reflects a design strategy that assumes the worst-case scenario. Next, we observe that the signals mac\_rxd and data\_fw carry identical data, with data\_fw being delayed by one clock cycle. Specifically, mac\_rxd represents the incoming data stream, while data\_fw delivers the corresponding output to the subsequent block. A similar shift applies to the signals mac\_rx\_err and fw\_out, which transmit the error information, as well

as to the signals indicating the start and end of the packet.

We also note that the first byte received is 00000000, corresponding to hexadecimal 00, and the second is 00100000, corresponding to 10, exactly as specified in the testbench. Additionally, the line\_number signal, which keeps track of the byte count within the packet, starts at 0000000000000000 and increments to 00000000000001 upon sending the first byte, demonstrating the correct operation of the counter logic.

| CLK_PERIOD   | 10000 ps          | 10000 ps   |          |            |          |            |          |
|--------------|-------------------|------------|----------|------------|----------|------------|----------|
| data_fw      | 00000000          | 00000000   |          | 00010000   |          | 10100100   |          |
| end_of_frame | 0                 |            |          |            |          |            |          |
| fw_out       | 01                | 01         |          |            |          |            |          |
| line_number  | 00000000000000000 | 0000000000 | 000000   | 0000000000 | 000001   | 0000000000 | 000010   |
| mac_rx_dk    | 1                 |            |          |            |          |            |          |
| mac_rx_err   | 01                | 01         |          |            |          |            |          |
| mac_rx_last  | 0                 |            |          |            |          |            |          |
| mac_rx_valid | 1                 |            |          |            |          |            |          |
| mac_rxd      | 00000000          | 00000000   | 00010000 |            | 10100100 |            | 01111011 |
| start_of_fr  | 1                 |            |          |            |          |            |          |

Figure 21: MAC-RX Control block: start of the wave

| /CLK_PERIOD   | 10000 ps         | 10000 ps  |          |            |        |    |    |            |        |
|---------------|------------------|-----------|----------|------------|--------|----|----|------------|--------|
| /data_fw      | 00111101         | 00111101  |          | 10110010   |        |    |    |            |        |
| end_of_frame  | 0                |           |          |            |        |    |    |            |        |
| /fw_out       | 01               | 01        |          |            |        | 10 |    | 01         |        |
| /line_number  | 0000000000111110 | 000000000 | 0111110  | 0000000000 | 111111 |    |    | 0000000000 | 000000 |
| /mac_rx_dk    | 1                |           |          |            |        |    |    |            |        |
| /mac_rx_err   | 01               | 01        |          |            | 10     |    | 01 |            |        |
| /mac_rx_last  | 0                |           |          |            |        |    |    |            |        |
| /mac_rx_valid | 0                |           |          |            |        |    |    |            |        |
| /mac_rxd      | 00111101         | 00111     | 10110010 |            |        |    |    |            |        |
| /start_of_fr  | 0                |           |          |            |        |    |    |            |        |

Figure 22: MAC-RX Control block: end of the wave

# 5.4 Packet Analyzer

## **Design Compilation**

To verify the correct implementation and resource usage of the PacketAnalyzer module, the design was compiled using Intel Quartus Prime Lite Edition v20.1.1. The target board is an Intel MAX 10 FPGA (10M50DAF484C7G).

Flow Summary Figure 29 shows the Flow Summary after a successful compilation. As it can be seen from the image, the most relevant aspect is the very limited logic usage.

| Flow Summary                       |                                             |
|------------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>            |                                             |
| Flow Status                        | Successful - Fri May 02 11:26:00 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | PacketAnalyzer                              |
| Top-level Entity Name              | PacketAnalyzer                              |
| Family                             | MAX 10                                      |
| Device                             | 10M50DAF484C7G                              |
| Timing Models                      | Final                                       |
| Total logic elements               | 140 / 49,760 ( < 1 % )                      |
| Total registers                    | 120                                         |
| Total pins                         | 146 / 360 ( 41 % )                          |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0 / 1,677,312 ( 0 % )                       |
| Embedded Multiplier 9-bit elements | 0 / 288 ( 0 % )                             |
| Total PLLs                         | 0 / 4 ( 0 % )                               |
| UFM blocks                         | 0 / 1 ( 0 % )                               |
| ADC blocks                         | 0/2(0%)                                     |
|                                    |                                             |

Figure 23: Flow Summary after compilation

Analysis and Synthesis As shown in Figure 30, the Analysis and Synthesis stage completed successfully. The logic utilization and register count remain consistent with the flow summary, confirming that the synthesis tool correctly translated the HDL code into hardware logic without resource conflicts or overuse.

Place and Route (Fitter) The Place and Route phase was also completed without issues, as shown in Figure 31. Since the design is relatively small and simple, the routing process was fast and efficient. No timing or placement violations were detected.

**Timing Analysis** The Timing Analyzer results in Figures 32 and 33 report the maximum frequency ( $\mathbf{F}_{max}$ ) achievable by the design at two different temperature conditions:

• 85 °C: 412.2 MHz

| Analysis & Synthesis Summary       |                                             |
|------------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>            |                                             |
| Analysis & Synthesis Status        | Successful - Fri May 02 11:24:42 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | PacketAnalyzer                              |
| Top-level Entity Name              | PacketAnalyzer                              |
| Family                             | MAX 10                                      |
| Total logic elements               | 144                                         |
| Total registers                    | 120                                         |
| Total pins                         | 146                                         |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0                                           |
| Embedded Multiplier 9-bit elements | 0                                           |
| Total PLLs                         | 0                                           |
| UFM blocks                         | 0                                           |
| ADC blocks                         | 0                                           |

Figure 24: Analysis and Synthesis results

| Fitter Summary                     |                                             |
|------------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>            |                                             |
| Fitter Status                      | Successful - Fri May 02 11:25:52 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | PacketAnalyzer                              |
| Top-level Entity Name              | PacketAnalyzer                              |
| Family                             | MAX 10                                      |
| Device                             | 10M50DAF484C7G                              |
| Timing Models                      | Final                                       |
| Total logic elements               | 140 / 49,760 ( < 1 % )                      |
| Total registers                    | 120                                         |
| Total pins                         | 146 / 360 ( 41 % )                          |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0 / 1,677,312 ( 0 % )                       |
| Embedded Multiplier 9-bit elements | 0 / 288 ( 0 % )                             |
| Total PLLs                         | 0 / 4 ( 0 % )                               |
| UFM blocks                         | 0 / 1 ( 0 % )                               |
| ADC blocks                         | 0/2(0%)                                     |

Figure 25: Place and Route results



Figure 27: Timing Analyzer result at 0°C

#### • 0°C: 445.6 MHz

In the high temperature scenario (85 degrees Celsius), the maximum speed achieved was 412.2 MHz. This speed was limited to 250 MHz due to the minimum period restriction, specifically the maximum I/O toggle rate. In the low-temperature scenario (0 degrees Celsius), the maximum speed achieved was 445.63 MHz. Similar to the previous model, this speed was also limited to 250MHz due to the same minimum period restriction.

#### **Testbench Simulation**

To verify the correctness of the PacketAnalyzer module, a functional simulation was carried out using a testbench. The test set as input an Ethernet frame containing an IPv4 packet. The objective is to evaluate the extraction of header fields and the correct behavior of control signals. Figure 28 shows the waveform of the main signals during the simulation.

The clock signal mac\_rx\_clk operates at 100 MHz. The input stream data\_fw is driven sequentially with the bytes of the frame, and the line\_number signal increments accordingly. The start\_of\_frame signal is high with the first valid byte of the frame, causing the FSM to transition from the IDLE state to the CAPTURING state. As visible in the waveform, the FSM remains in this state while parsing the packet, and returns to IDLE when all the relevant field have been extracted. The end\_of\_frame signal is asserted at the final byte, indicating the conclusion of the frame processing.

During the capture phase, the module correctly decodes the IPv4 source and destination addresses, which appear on source\_ip and dest\_ip, respectively. The source\_port, dest\_port, and protocol fields are also extracted and made available. The waveform shows that the source IP address is captured between byte index 26 and 29, while the destination address is captured between byte 30 and 33. At line\_number = 23, the protocol field is extracted. The value present on the protocol signal is 00010001, corresponding to the decimal value 17, which identifies the UDP protocol. Similarly, the source port is acquired at bytes 34 and 35, and the destination port at bytes 36 and 37. Once all fields are parsed, the

data\_ready signal is asserted, indicating that the extracted information is valid and ready for processing by the *CheckRules* block.

To replicate realistic timing behavior, particularly in relation to the FCS module, the testbench sets the fw\_out signal to "10" exactly one clock cycle after the last byte of the packet has been sent. This delay reflects the expected functionality of the FCS block, which requires the entire frame, including the CRC field, before it can determine the validity of the packet.

The output stream fifo\_data forward the input data\_fw, and the associated control signals fifo\_sof and fifo\_eof correctly identify the start and end of the frame for the FIFO block.



Figure 28: Simulation waveform of the PacketAnalyzer module.

### 5.5 Check Rules

#### **Design Compilation**

The VHDL module CheckRules was compiled successfully using Quartus Prime Lite Edition 20.1.1 for the Intel MAX 10 FPGA (device 10M50DAF484C7G). The compilation process included analysis and synthesis, place and route, and timing analysis.

**Flow Summary** As shown in Figure 29, the compilation was completed without errors. The design uses only 48 logic elements out of the 49,760 available on the device, which is less than 1% of total capacity. This confirms that the block is very lightweight and does not require significant hardware resources.

Analysis and Synthesis The synthesis results (Figure 30) confirm the minimal use of internal resources: 47 logic elements and 4 registers. The design also uses 111 physical pins, equal to 31% of the total available. No memory blocks, multipliers, or special hardware modules are used.



Figure 29: Flow summary of the CheckRules module compilation.

| Analysis & Synthesis Summary       |                                             |
|------------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>            |                                             |
| Analysis & Synthesis Status        | Successful - Sat May 03 15:20:22 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | CheckRules                                  |
| Top-level Entity Name              | CheckRules                                  |
| Family                             | MAX 10                                      |
| Total logic elements               | 47                                          |
| Total registers                    | 4                                           |
| Total pins                         | 111                                         |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0                                           |
| Embedded Multiplier 9-bit elements | 0                                           |
| Total PLLs                         | o                                           |
| UFM blocks                         | 0                                           |
| ADC blocks                         | 0                                           |
| ADC blocks                         | 0                                           |

Figure 30: Analysis and synthesis report for the CheckRules block.

| Fitter Summary                     |                                             |
|------------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>            |                                             |
| Fitter Status                      | Successful - Sat May 03 15:21:02 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | CheckRules                                  |
| Top-level Entity Name              | CheckRules                                  |
| Family                             | MAX 10                                      |
| Device                             | 10M50DAF484C7G                              |
| Timing Models                      | Final                                       |
| Total logic elements               | 48 / 49,760 ( < 1 % )                       |
| Total registers                    | 4                                           |
| Total pins                         | 111 / 360 (31 %)                            |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0 / 1,677,312 ( 0 % )                       |
| Embedded Multiplier 9-bit elements | 0 / 288 ( 0 % )                             |
| Total PLLs                         | 0 / 4 ( 0 % )                               |
| UFM blocks                         | 0/1(0%)                                     |
| ADC blocks                         | 0/2(0%)                                     |

Figure 31: Place and route results for the CheckRules block.

Place and Route (Fitter) The place and route stage (Figure 31) completed successfully. The resource usage remains consistent with the synthesis results, and no routing or fitting issues were detected.

**Timing Analysis** The Timing Analyzer results in Figures 32 and 33 report the maximum frequency ( $\mathbf{F}_{max}$ ) achievable by the design at two different temperature conditions:

• 85 °C: 919.12 MHz

• 0°C: 1009.08 MHz

In both cases, the design supports clock frequencies above 900 MHz (Figures 32 and 33), while the actual clock constraint is set to 250 MHz. This ensures a large timing margin and stable operation.



Figure 32: Timing analysis result at 85°C.



Figure 33: Timing analysis result at 0°C.

#### Testbench Simulation

The simulation of the CheckRules module was performed to verify the correct behavior of the rule-matching logic under different network packet configurations. The testbench, shown in the appendix A, drives the main inputs of the unit under test (UUT), including IP addresses, ports, and protocol types, and provides timing control over the clk, rst, and data\_ready signals. The simulation waveform is illustrated in Figure 34.



Figure 34: Waveform showing the simulation of the CheckRules module.

The simulation involves testing the relevant fields, extracted by the Packet Analyzer block, from five different input packets. The objective is to verify whether the output aligns with the expected results based on the firewall table shown in 2. Each test case begins with the assertion of the data\_ready signal for one clock cycle, during which the corresponding values for src\_ip, dst\_ip, protocol, src\_port, and dst\_port are set. After two clock cycles, the fw\_out\_in signal is assigned either 10 or 11 to indicate whether the packet has successfully passed the Frame Check Sequence and is ready for rule evaluation. The output signal fw\_result reflects both the rule evaluation outcome and the FCS verification status, as detailed in the block description.

The following section provides a detailed analysis of each of the five cases individually.

Blocked TCP Packet, Valid FCS: The packet matches exactly a rule explicitly set to block TCP traffic from 192.168.1.1 to 192.168.1.2 on port 80. With valid FCS (fw\_out\_in = "10"), the result is correctly fw\_result = "10"(BLOCK). It is important to note here that even though there is the general rule to allow TCP packets, the more specific blocking rule takes precedence, ensuring that the packet is denied (see Table 3).

| Field            | Value       |
|------------------|-------------|
| Source IP        | 192.168.1.1 |
| Destination IP   | 192.168.1.2 |
| Protocol         | TCP(06)     |
| Source Port      | 8080        |
| Destination Port | 80          |

Table 3: Blocked TCP packet due to explicit deny rule

Allowed UDP Packet, Invalid FCS: An UDP packet matching a specific allow rule, but with an invalid FCS (fw\_out\_in = "11"). The output is fw\_result = "10" (BLOCK), indicating that FCS validation resulted with an error has forced the module to drop the packet (see Table 4).

| Field            | Value        |
|------------------|--------------|
| Source IP        | 192.168.0.44 |
| Destination IP   | 192.168.0.4  |
| Protocol         | UDP (11)     |
| Source Port      | 1024         |
| Destination Port | 1024         |

Table 4: Allowed UDP packet matching predefined rule

No Matching Rule, Valid FCS: A packet that does not match any explicitly defined rules is evaluated. Despite its valid FCS (fw\_out\_in = "10"), the firewall defaults to a DENY policy, resulting in the packet being blocked (fw\_result = "10") (see Table 5).

| Field            | Value         |
|------------------|---------------|
| Source IP        | 192.168.0.50  |
| Destination IP   | 192.168.0.100 |
| Protocol         | UDP (11)      |
| Source Port      | 5000          |
| Destination Port | 53            |

Table 5: Packet rejected due to absence of matching rule

Allowed UDP Packet, Valid FCS: This test case repeats the scenario of Test 2, but with a valid FCS. Since the packet matches an allow rule and its integrity is verified, the firewall correctly classifies it as allowed (fw\_result = "10") (see Table 6).

| Field            | Value        |
|------------------|--------------|
| Source IP        | 192.168.0.44 |
| Destination IP   | 192.168.0.4  |
| Protocol         | UDP $(11)$   |
| Source Port      | 1024         |
| Destination Port | 1024         |

Table 6: Allowed UDP packet with a valid rule

TCP Packet Allowed, Valid FCS: This case evaluates a general TCP packet, which is permitted under a rule that allows all TCP traffic unless a more restrictive rule explicitly blocks it. Since no conflicting block rules apply and the FCS is valid (fw\_out\_in = "10"), the result shows (fw\_result = "10") (ALLOW). This confirms that less specific allow rules function correctly when no higher-priority blocking rules exist (see Table 7).

| Field            | Value       |
|------------------|-------------|
| Source IP        | 192.168.1.3 |
| Destination IP   | 192.168.1.4 |
| Protocol         | TCP(06)     |
| Source Port      | 8080        |
| Destination Port | 80          |

Table 7: Allowed TCP packet under general allow rule

In all five cases, the simulation demonstrates that the CheckRules block properly evaluates the rule set, respects priority order, checks FCS validity before finalizing the decision, and correctly outputs the firewall result. The use of fw\_out\_in ensures that even if a rule matches, the frame is not accepted unless FCS is confirmed valid.

### 5.6 FIFO

### **Design Compilation**

The VHDL design was compiled using Quartus Prime Lite Edition 20.1.1, targeting the Intel MAX 10 FPGA device (part number 10M50DAF484C7G). The compilation process completed successfully with zero errors. This process provided detailed reports regarding the analysis and synthesis, place-and-route (fitter), and timing analysis stages of the design.

Flow Summary Figure 35 presents the flow summary for the FIFO module. The design demonstrates efficient use of FPGA resources. Specifically, the total number of logic elements utilized is less than 1% of the available resources, 183 out of 49.760. Only 16% of the available pins are used, 56 out of 360 These values indicate that the design is highly resource-efficient

and well within the capacity of the chosen FPGA device. The total memory bits that are used are 12.176 out of 1.677.312, which is less then 1% of the available ones.

| Flow Summary                         |                                             |
|--------------------------------------|---------------------------------------------|
| <pre>&lt;<filter>&gt;</filter></pre> |                                             |
| Flow Status                          | Successful - Wed May 07 10:38:14 2025       |
| Quartus Prime Version                | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                        | FIFO                                        |
| Top-level Entity Name                | async_fifo                                  |
| Family                               | MAX 10                                      |
| Device                               | 10M50DAF484C7G                              |
| Timing Models                        | Final                                       |
| Total logic elements                 | 183 / 49,760 ( < 1 % )                      |
| Total registers                      | 124                                         |
| Total pins                           | 56 / 360 ( 16 % )                           |
| Total virtual pins                   | 0                                           |
| Total memory bits                    | 12,176 / 1,677,312 ( < 1 % )                |
| Embedded Multiplier 9-bit elements   | 0/288(0%)                                   |
| Total PLLs                           | 0/4(0%)                                     |
| UFM blocks                           | 0/1(0%)                                     |
| ADC blocks                           | 0/2(0%)                                     |

Figure 35: Flow summary of the FIFO module compilation.

**Analysis and Synthesis** The analysis and synthesis report, shown in Figure 36, confirms the same utilization figures for logic elements, registers, pins and total memory bits as reported in the flow summary. This consistency verifies that the synthesis stage accurately translated the VHDL code into hardware without any issues or resource constraints.

| < << Filter>>                      |                                             |
|------------------------------------|---------------------------------------------|
| Analysis & Synthesis Status        | Successful - Wed May 07 10:37:41 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | FIFO                                        |
| Top-level Entity Name              | async_fifo                                  |
| Family                             | MAX 10                                      |
| Total logic elements               | 200                                         |
| Total registers                    | 124                                         |
| Total pins                         | 56                                          |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 12,176                                      |
| Embedded Multiplier 9-bit elements | 0                                           |
| Total PLLs                         | 0                                           |
| UFM blocks                         | 0                                           |
| ADC blocks                         | 0                                           |
|                                    |                                             |

Figure 36: Analysis and synthesis report of the FIFO module compilation.

Place and Route (Fitter) The place-and-route (fitter) stage successfully completed, as shown in Figure 37. All necessary connections to the I/O pins were correctly established, and no routing or placement issues were encountered. This indicates a reliable physical implementation of the design within the FPGA.

| Fitter Status  Quartus Prime Version  Revision Name  Top-level Entity Name  Fifto  AMX 10  Device  Total logic elements  Total pins  Total virtual pins  Total PLLs  Fitter Status  Successful - Wed May 07 10:38:06 2025  20.1.1 Build 720 11/11/2020 SJ Lite Edition  AMX 10  10M50DAF484C7G  Final  183 / 49,760 (< 1 %)  124  Total registers  124  Total pins  0  12,176 / 1,677,312 (< 1 %)  Embedded Multiplier 9-bit elements  0 / 288 (0 %)  Total PLLs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Fitter Summary                     |                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------------------|
| Quartus Prime Version  Revision Name  Top-level Entity Name FIFO  Top-level Entity Name FIFO  MAX 10  Device 10M50DAF484C7G  Timing Models Final  Total logic elements 183 / 49,760 ( < 1 % )  Total registers 124  Total pins 56 / 360 ( 16 % )  Total virtual pins 0  Total memory bits Embedded Multiplier 9-bit elements 20.1.1 Build 720 11/11/2020 SJ Lite Edition  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870  1870 | < <filter>&gt;</filter>            |                                             |
| Revision Name FIFO Top-level Entity Name async_fifo Family MAX 10 Device 10M50DAF484C7G Timing Models Final Total logic elements 183 / 49,760 ( < 1 % ) Total registers 124 Total pins 56 / 360 ( 16 % ) Total virtual pins 0 Total memory bits 12,176 / 1,677,312 ( < 1 % ) Embedded Multiplier 9-bit elements 0 / 288 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Fitter Status                      | Successful - Wed May 07 10:38:06 2025       |
| Top-level Entity Name       async_fifo         Family       MAX 10         Device       10M50DAF484C7G         Timing Models       Final         Total logic elements       183 / 49,760 ( < 1 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Family MAX 10  Device 10M50DAF484C7G  Timing Models Final  Total logic elements 183 / 49,760 ( < 1 % )  Total registers 124  Total pins 56 / 360 ( 16 % )  Total virtual pins 0  Total memory bits 12,176 / 1,677,312 ( < 1 % )  Embedded Multiplier 9-bit elements 0 / 288 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Revision Name                      | FIFO                                        |
| Device 10M50DAF484C7G  Timing Models Final  Total logic elements 183 / 49,760 ( < 1 % )  Total registers 124  Total pins 56 / 360 ( 16 % )  Total virtual pins 0  Total memory bits 12,176 / 1,677,312 ( < 1 % )  Embedded Multiplier 9-bit elements 0 / 288 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Top-level Entity Name              | async_fifo                                  |
| Timing Models Final  Total logic elements 183 / 49,760 ( < 1 % )  Total registers 124  Total pins 56 / 360 ( 16 % )  Total virtual pins 0  Total memory bits 12,176 / 1,677,312 ( < 1 % )  Embedded Multiplier 9-bit elements 0 / 288 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Family                             | MAX 10                                      |
| Total logic elements 183 / 49,760 ( < 1 % )  Total registers 124  Total pins 56 / 360 ( 16 % )  Total virtual pins 0  Total memory bits 12,176 / 1,677,312 ( < 1 % )  Embedded Multiplier 9-bit elements 0 / 288 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Device                             | 10M50DAF484C7G                              |
| Total registers 124  Total pins 56 / 360 ( 16 % )  Total virtual pins 0  Total memory bits 12,176 / 1,677,312 ( < 1 % )  Embedded Multiplier 9-bit elements 0 / 288 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Timing Models                      | Final                                       |
| Total pins 56 / 360 ( 16 % )  Total virtual pins 0  Total memory bits 12,176 / 1,677,312 ( < 1 % )  Embedded Multiplier 9-bit elements 0 / 288 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Total logic elements               | 183 / 49,760 ( < 1 % )                      |
| Total virtual pins 0 Total memory bits 12,176 / 1,677,312 ( < 1 % ) Embedded Multiplier 9-bit elements 0 / 288 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Total registers                    | 124                                         |
| Total memory bits 12,176 / 1,677,312 ( < 1 % ) Embedded Multiplier 9-bit elements 0 / 288 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Total pins                         | 56 / 360 ( 16 % )                           |
| Embedded Multiplier 9-bit elements 0 / 288 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Total virtual pins                 | 0                                           |
| · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Total memory bits                  | 12,176 / 1,677,312 ( < 1 % )                |
| Total PLLs 0 / 4 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Embedded Multiplier 9-bit elements | 0/288(0%)                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Total PLLs                         | 0/4(0%)                                     |
| UFM blocks 0 / 1 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | UFM blocks                         | 0/1(0%)                                     |
| ADC blocks 0 / 2 ( 0 % )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ADC blocks                         | 0/2(0%)                                     |

Figure 37: Place and route report of the FIFO module compilation.

Timing Analysis The timing analysis assesses the maximum operating frequencies of the FIFO module under varying thermal conditions. This module features two distinct clock domains: the read clock (rclk) and the write clock (wclk). Figure 38 illustrates the maximum achievable frequencies for both clocks across different temperatures. The results indicate that at no point does the design exceed the specified F<sub>max</sub> constraint for either clock. At a junction temperature of 85 °C, the maximum frequency of wclk is 149.79 MHz, while rclk reaches 177.02 MHz. When the temperature is reduced to 0 °C, wclk can operate at up to 163.19 MHz, and rclk reaches 192.49 MHz. This demonstrates that the read clock domain is capable of operating at a higher frequency than the write clock domain. However, in the current simulation setup, both the write and read clocks are driven by the same clock source. Consequently, the maximum usable frequency is limited by the slower of the two, which is wclk at 149.79 MHz. This frequency is still well within acceptable limits, as the overall system is designed to operate at 125 MHz to support a 1 Gbit/s Ethernet line. Thus, the timing results confirm that the FIFO module can reliably meet the performance requirements of the target application.

| <filter>&gt;</filter> |                 |            |
|-----------------------|-----------------|------------|
| Fmax                  | Restricted Fmax | Clock Name |
| 149.79 MHz            | 149.79 MHz      | wclk       |
| 177.02 MHz            | 177.02 MHz      | rclk       |

Figure 38: Timing analysis of the FIFO module under different thermal conditions.

#### **Testbench Simulation**

This section presents the simulation results of the FIFO module using ModelSim. To verify the correct functionality of the module, a dedicated testbench was developed. The testbench exercises all implemented features to ensure the block behaves as expected and can be reliably integrated into the complete system.

To verify the functionality of the FIFO module, a simulation was conducted in which two packets are transmitted sequentially. The simulation spans from 0 ns to 300 ns. For improved clarity and visualization in the waveform, both packets were kept shorter than standard Ethernet frames, each consisting of only 3 bytes. The FIFO depth was configured to 16 entries, which is sufficient for this test scenario, as the module is not required to buffer large amounts of data. Incoming data is stored in the FIFO until the EOP (End of Packet) flag is asserted. Figure 39 displays the simulation results. In the first half of the waveform, the first packet is correctly accepted and stored in the FIFO. This is indicated by the FW\_RESULT signal transitioning to 11. Afterward, the data is successfully read out via the read\_data\_out signal, confirming that the packet has been forwarded correctly through the module. The second packet is handled similarly in terms of storage, but it is subsequently sent to the dummy\_data\_out output. This behavior is determined by the FW\_RESULT signal being set to 10, which indicates that the packet is to be discarded. As a result, the FIFO is emptied once again after processing the two packets. Additionally, the simulation illustrates the behavior of key status signals, such as fifo\_empty, fifo\_occu\_in, and fifo\_occu\_out, which track the occupancy and availability status of the FIFO during the test.



Figure 39: Waveform showing the simulation of FIFO module.

# 6 Firewall System

# 6.1 Design Compilation

The complete VHDL design was compiled using Quartus Prime Lite Edition 20.1.1, targeting the Intel MAX 10 FPGA device (part number 10M50DAF484C7G). The compilation completed successfully without any errors. As part of this process, Quartus generated detailed reports covering key stages of the implementation flow, including analysis and synthesis, placement and routing (fitter), and timing analysis. These reports provide essential insights into the design's resource utilization and overall performance.

### Flow Summary

Figure 40 shows the flow summary of the complete Firewall system after compilation. The design makes highly efficient use of the available FPGA resources. Specifically, only 558 out of 49,760 logic elements are utilized, which corresponds to approximately 1% of the available capacity. In terms of I/O utilization, just 47 out of 360 pins are used, accounting for 13% of the total. The design also consumes 12,176 memory bits out of the 1,677,312 available, which is again less than 1%. Those are clearly from the FIFO module. These figures confirm that the design is well within the resource limits of the Intel MAX 10 FPGA and demonstrates a high level of resource efficiency.

| Flow Summary                       |                                             |
|------------------------------------|---------------------------------------------|
| < < <filter>&gt;</filter>          |                                             |
| Flow Status                        | Successful - Wed May 07 14:01:00 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | Full_System                                 |
| Top-level Entity Name              | TopPackCheck                                |
| Family                             | MAX 10                                      |
| Device                             | 10M50DAF484C7G                              |
| Timing Models                      | Final                                       |
| Total logic elements               | 558 / 49,760 ( 1 % )                        |
| Total registers                    | 407                                         |
| Total pins                         | 47 / 360 ( 13 % )                           |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 12,176 / 1,677,312 ( < 1 % )                |
| Embedded Multiplier 9-bit elements | 0/288(0%)                                   |
| Total PLLs                         | 0/4(0%)                                     |
| UFM blocks                         | 0/1(0%)                                     |
| ADC blocks                         | 0/2(0%)                                     |
|                                    |                                             |

Figure 40: Flow summary of the Firewall system compilation.

### Analysis and Synthesis

The analysis and synthesis report, shown in Figure 41, confirms the same resource usage figures as previously reported in the flow summary. This includes the utilization of logic elements, registers, I/O pins, and on-chip memory blocks. Specifically, the number of logic elements used remains at 558, with a consistent allocation of 47 pins and 12,176 memory bits. This alignment between the synthesis and flow summary results demonstrates that the VHDL description of the Firewall system was accurately interpreted and translated into a functional hardware design. The successful synthesis stage indicates that the design is structurally and functionally complete, with no syntax errors, missing definitions, or unsupported constructs. Furthermore, the synthesis process did not encounter any resource limitations or conflicts, confirming that the hardware description fits comfortably within the available resources of the Intel MAX 10 FPGA device. This step also verifies that all logic blocks were correctly inferred and optimized by the synthesis tool, allowing for efficient mapping onto the physical hardware. The consistent results further suggest that no unexpected behavior occurred during elaboration or optimization, which would otherwise introduce discrepancies in resource usage. Overall, the synthesis report provides strong evidence that the system is well-designed and ready for physical implementation.

| < <filter>&gt;</filter>            |                                             |
|------------------------------------|---------------------------------------------|
| Analysis & Synthesis Status        | Successful - Wed May 07 14:00:35 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | Full_System                                 |
| Top-level Entity Name              | TopPackCheck                                |
| Family                             | MAX 10                                      |
| Total logic elements               | 631                                         |
| Total registers                    | 407                                         |
| Total pins                         | 47                                          |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 12,176                                      |
| Embedded Multiplier 9-bit elements | 0                                           |
| Total PLLs                         | 0                                           |
| UFM blocks                         | 0                                           |
| ADC blocks                         | 0                                           |

Figure 41: Analysis and synthesis report of the Firewall system compilation.

### Place and Route (Fitter)

The place-and-route (fitter) process, illustrated in Figure 42, was completed successfully without any errors or routing issues. During this stage, the Quartus tool mapped the synthesized logic onto the physical resources of the FPGA and established all necessary interconnections between logic elements and I/O pins. The absence of routing congestion or placement warnings indicates that the design is not only functionally valid but also physically optimized for the selected device. All required signal paths to the I/O pins were correctly established, confirming that the pin assignments defined in the VHDL and constraint files were properly handled. Additionally, the routing engine was able to resolve all paths within the timing and layout constraints of the Intel MAX 10 FPGA. This implies that the physical layout of the Firewall system does not introduce any bottlenecks or delays that would interfere with proper operation. The successful completion of the fitter stage also ensures that the design complies with the device's electrical and structural rules. It validates that all components, including clock signals and data paths, are appropriately placed and connected in a way that supports robust and reliable system behavior. This confirms the system's readiness for further steps such as timing verification and hardware testing.

| Fitter Summary                     |                                             |
|------------------------------------|---------------------------------------------|
| < << Filter>>                      |                                             |
| Fitter Status                      | Successful - Wed May 07 14:00:54 2025       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | Full_System                                 |
| Top-level Entity Name              | TopPackCheck                                |
| Family                             | MAX 10                                      |
| Device                             | 10M50DAF484C7G                              |
| Timing Models                      | Final                                       |
| Total logic elements               | 558 / 49,760 ( 1 % )                        |
| Total registers                    | 407                                         |
| Total pins                         | 47 / 360 ( 13 % )                           |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 12,176 / 1,677,312 ( < 1 % )                |
| Embedded Multiplier 9-bit elements | 0 / 288 ( 0 % )                             |
| Total PLLs                         | 0/4(0%)                                     |
| UFM blocks                         | 0/1(0%)                                     |
| ADC blocks                         | 0/2(0%)                                     |
|                                    |                                             |

Figure 42: Place and route report of the Firewall system compilation.

#### Timing Analysis

The timing analysis evaluates the maximum achievable operating frequency  $(\mathbf{F_{max}})$  of the Firewall system under different thermal conditions. The system operates with a single clock signal, clk, which governs the timing behavior of all synchronous components within the design.

As illustrated in Figure 43, the timing report provides estimates of the maximum clock frequency at two temperature extremes:  $85\,^{\circ}$ C and  $0\,^{\circ}$ C. At a junction temperature of  $85\,^{\circ}$ C, the maximum frequency is 156.08 MHz, while at  $0\,^{\circ}$ C, it reaches 169.12 MHz. These values represent the highest frequencies at which the design can reliably operate without violating setup or hold time constraints under the respective thermal conditions. Although the design does not meet the 250 MHz  $\mathbf{F_{max}}$  used in simulation benchmarks, this is not a limitation for the actual deployment. The intended target frequency for the system is 125 MHz, which is sufficient to support a 1 Gbit/s Ethernet data rate-the core performance requirement of the Firewall system.

Therefore, the results of the timing analysis confirm that the design comfortably meets its real-world operational requirements. The reported timing margins ensure that the system will function correctly within the expected temperature range and usage scenario, providing stable and reliable performance.



Figure 43: Timing analysis of the Firewall system under different thermal conditions.

### 6.2 Testbench Simulation

This section presents the functional simulation of the Firewall system using the ModelSim environment. In order to thoroughly validate the behavior of the complete module, a dedicated testbench was developed. The purpose of this testbench is to exercise all essential features and verify that each subsystem operates correctly and cohesively within the full design.

To test the system's behavior under different conditions, the simulation was structured into three distinct scenarios, each modifying either the configuration or the packet data. These scenarios were designed to reflect realistic use cases and edge cases, ensuring that both the firewall logic and the associated processing blocks behave as expected. In the first scenario, no forwarding rules are defined in the firewall's rule set. Consequently, when an Ethernet packet is introduced into the system, it is blocked by the firewall logic, demonstrating correct enforcement of default-deny behavior. In the second scenario, a rule is added that explicitly permits the previously blocked packet. As a result, the packet successfully traverses the firewall and continues through the system. This confirms that the rule-matching mechanism and packet forwarding logic are functioning correctly. In the final scenario, the packet contents are modified in such a way that the firewall module would still allow the packet to pass. However, the FCS module, responsible for verifying the integrity of incoming data, detects an error. Consequently, the packet is blocked and discarded at this later stage. This test confirms that the FCS module.

To provide a clearer overview, the simulation report focuses on the key time intervals that reflect the most critical moments in the operation of the Firewall system. Specifically, it highlights the start of the simulation (0-200 ns), the evaluation results of both the firewall and the FCS checks (700-900 ns), and the final phase (1500-1700 ns), which confirms whether the FIFO module successfully empties its contents as expected. These specific windows were chosen to reduce visual clutter and emphasize functional milestones. Notably, the timing remains consistent across all test cases, since the transmitted packets are of identical length and thus require the same amount of processing time by the system.

### Firewall blocks Packet

Figure 44 illustrates the Ethernet packet used to test the functionality of the Firewall system. This packet includes a valid Frame Check Sequence (FCS), ensuring that it is not rejected by the FCS module due to data integrity errors. To facilitate interpretation, the packet fields are clearly labeled, allowing for an easier visual breakdown of its structure. This particular packet is used in the first two simulation scenarios to evaluate the firewall's response both with and without defined forwarding rules.

```
- Frame to test (72 bytes = 8 preamble + 60 dati + 4 CRC)
type frame_array is array (0 to 71) of std_logic_vector(7 downto 0);
constant test_frame : frame_array := (
        ### Ces__trame : frame_array := (
x"55", x"55", x"55", x"55", x"55", x"55", x"55", x"55", --preamble
x"00", x"10", x"A4", x"7B", x"EA", x"80", -- Dest MAC
x"00", x"12", x"34", x"56", x"78", x"90", -- Src MAC
        x"08", x"00"
                                                                       -- EtherType: IPv4
        x"45", x"00", x"00", x"2E", x"B3", x"FE", x"00", x"00", x"80", -- IP header start
                                                                       -- Byte 23: Protocol (UDP = 17 = x"11")
        x"11"
        x"05", x"40",
                                                                       -- Checksum etc.
        x"C0", x"A8", x"00", x"2C",
x"C0", x"A8", x"00", x"04",
x"04", x"00",
                                                                      -- src ip:
                                                                      -- dst ip:
                                                                      -- src port:
                                                                       -- dst port:
        x"00", x"1A", x"2D", x"E8", -- Payload..
x"00", x"01", x"02", x"03", x"04", x"05", x"06", x"07"
x"08", x"09", x"0A", x"0B", x"0C", x"0D", x"0E", x"0F"
                                                                       -- Payload...
                                                                       -- More payload
        x"E6", x"C5", x"3D", x"B2"
                                                                       -- FCS
```

Figure 44: Test packet used in the Firewall system simulation, including valid FCS.

In the first simulation scenario, no firewall rules are configured. As a result, the packet is expected to be blocked by the Firewall system, demonstrating the correct default-deny behavior when no rule matches are found. Figure 45 presents the initial phase of this simulation, covering the time interval from 0 to 200 ns. At the beginning, the system is reset and remains idle for 20 ns. After the reset period, the valid signal is asserted, and packet transmission begins. The simulation proceeds with the transmission of the 7-byte preamble, followed by the Start Frame Delimiter (SFD). The ninth byte, which corresponds to the first byte of the destination MAC address, marks the beginning of the actual Ethernet frame. Each byte occupies a duration of 10 ns. During this phase, the fifo\_write\_enable signal is activated, enabling the FIFO to begin writing incoming data to memory. This activation is precisely aligned with the arrival of the first byte of the preamble. Other output signals remain inactive at this stage, as no decision has yet been made by the firewall or the downstream modules.



Figure 45: Simulation start with no firewall rules configured (0-200 ns).

Figure 46 displays the middle phase of the simulation, covering the time interval from 700 ns to 900 ns. During this segment, the decision of the Check Rules module becomes visible. The result clearly indicates that the packet does not match any active firewall rules and is therefore blocked by the Firewall system. Prior to this decision, the fifo\_write\_enable signal is deasserted, indicating that the entire packet has been written into the FIFO and the end of the Ethernet frame has been reached.

Once the blocking decision is made, the system begins redirecting the data to the dummy\_data output interface. This behavior confirms that the packet is being discarded as intended, demonstrating that the system correctly enforces default-deny behavior in the absence of matching rules.



Figure 46: Mid-simulation: Packet evaluation and blocking with no firewall rules (700-900 ns).

Figure 47 captures the final stage of the simulation, spanning from 1500 ns to 1700 ns. During this time, the remaining bytes of the packet are processed, and the last four bytes are transmitted. Following the successful processing and discard of the complete packet, the done signal is asserted. This signal indicates the formal end of the simulation and confirms that the FIFO has emptied correctly, completing the system's handling of the packet.



Figure 47: End of the simulation: Final bytes processed and simulation completion signal asserted, with no firewall rules (1500-1700 ns).

#### Firewall allows packet

In this part of the simulation, a firewall rule is introduced to the Firewall system that explicitly allows the Ethernet packet used in the previous test. As noted earlier, both simulations use the same test packet, which contains a valid frame check sequence (FCS). Figure 48 shows the rule configuration used in this test. The rule permits traffic based on both the source and destination IP addresses present in the packet. Furthermore, it only allows UDP packets targeting specific ports, adding an additional layer of filtering.

```
-- Allow specific UDP packet
(x"COA8002C", x"COA80004", x"11", x"0400", x"0400",
x"FFFFFFFFF, x"FFFFFFFF, x"FFFF, x"FFFF,
'1'), -- ALLOW
```

Figure 48: Rule configured in the Firewall system to permit the test packet.

The beginning of the simulation, shown in Figure 49, remains essentially unchanged compared to the first scenario without firewall rules. This is expected, as the presence or absence of a rule does not affect how the packet is initially received and buffered. The data is still sequentially written into the FIFO module after the system reset. Since the packet format and timing are identical to the first test, no additional discussion is necessary for this phase.



Figure 49: Start of the simulation with firewall rules configured (0-200 ns).

The main difference becomes apparent during the mid-simulation interval, shown in Figure 50, covering 700 ns to 900 ns. Here, the output of the Check Rules module is evaluated. The module correctly identifies the packet as matching the active rule, producing a positive result. As a result, the packet is forwarded through the read\_data output line. This behavior confirms that the Firewall system correctly applies its rule set and permits valid traffic as configured.



Figure 50: Mid-simulation: Packet allowed and forwarded due to matching firewall rules (700-900 ns).

The final part of the simulation is illustrated in Figure 51, which spans from 1500 ns to 1700 ns. Similar to the previous simulation, the last four bytes of the packet are transmitted, and the done flag is asserted to indicate the end of processing. The only notable difference is the output destination: in this case, the packet is successfully forwarded to the appropriate data path rather than being discarded. This confirms the correct and complete operation of the firewall when a rule is present that matches the incoming packet.



Figure 51: End of the simulation: Packet forwarded and simulation completed with firewall rules (1500-1700 ns).

#### Packet Blocked Due to Invalid FCS

Figure 52 presents the Ethernet packet used to validate the behavior of the Firewall system when a frame with an invalid Frame Check Sequence (FCS) is received. This packet was intentionally crafted with a faulty FCS to trigger a rejection by the FCS module, which performs data integrity checks. As shown in the figure, all fields of the Ethernet packet are clearly annotated to aid visual understanding of its structure. In particular, the only modification made to the otherwise valid packet is a change in the first byte, altered from 0 to 1, which is sufficient to cause FCS verification to fail.

```
-- Frame to test (72 bytes = 8 preamble + 60 dati + 4 CRC)
type frame_array is array (0 to 71) of std_logic_vector(7 downto 0);
constant test_frame : frame_array :=
                       x"55", x"
                                                                                                                                                                                                               -- EtherType: IPv4
                          x"45", x"00", x"00", x"2E", x"B3", x"FE", x"00", x"00", x"80", -- IP header start
                          x"11"
                                                                                                                                                                                                                 -- Byte 23: Protocol (UDP = 17 = x"11")
                        x"11,
x"05", x"40",
x"C0", x"A8", x"00", x"2C"
                                                                                                                                                                                                            -- Checksum etc.
                                                                                                                                                                                                            -- src ip:
                         x"C0", x"A8", x"00", x"04",
                                                                                                                                                                                                            -- dst ip:
                          x"04", x"00"
                                                                                                                                                                                                            -- src port:
                                                                                                                                                                                                            -- dst port:
                         x"04", x"00"
                        x"00", x"1A", x"2D", x"E8", -- Payload..
x"00", x"01", x"02", x"03", x"04", x"05", x"06", x"07"
x"08", x"09", x"0A", x"0B", x"0C", x"0D", x"0E", x"0F"
                                                                                                                                                                                                             -- Payload...
                         x"10", x"11",
                                                                                                                                                                                                             -- More payload
                         x"E6", x"C5", x"3D", x"B2"
                                                                                                                                                                                                             -- FCS
```

Figure 52: Test packet used in the Firewall system simulation, containing an invalid FCS.

The beginning of the simulation is shown in Figure 53 and appears largely identical to the previous two test scenarios. This is expected, as the packet structure and timing remain

consistent. However, closer inspection reveals a difference in the ninth byte, which contains the modified value responsible for the FCS error. Other than this change, the behavior of the control signals-including the valid and fifo\_write\_enable flags-remains the same as in the earlier simulations, and the packet continues to be stored in the FIFO.



Figure 53: Simulation start with firewall rules configured, but invalid FCS (0200 ns).

The impact of the invalid FCS becomes evident in the mid-simulation stage, illustrated in Figure 54, which covers the 700 ns to 900 ns window. The Check Rules module detects the data integrity failure and issues a negative result, indicating that the packet should not be forwarded. Consequently, the system redirects the packet to the dummy\_data output, effectively discarding it. This confirms that the firewall correctly handles packets with corrupted or manipulated FCS values. Other control and status signals maintain the same behavior as in the previous tests.



Figure 54: Mid-simulation: Packet evaluation with firewall rules active, but invalid FCS detected (700-900 ns).

The final stage of the simulation is shown in Figure 55, covering the interval from 1500 ns to 1700 ns. As in the previous scenarios, the last four bytes of the packet are processed, and the done flag is asserted to mark the end of the simulation. Signal behavior during this phase mirrors the earlier tests, reaffirming that the overall processing flow remains stable even when a packet is rejected due to FCS errors.



Figure 55: End of the simulation: Final bytes processed and simulation completion signal asserted with firewall rules active and invalid FCS (1500-1700 ns).

#### Conclusion of Simulation Tests

The simulation results confirm that the Firewall system performs as intended under a variety of conditions. In the first test, with no firewall rules defined, packets were correctly blocked by default. The second test demonstrated that a valid forwarding rule enables the packet to pass through the system as expected. Finally, the third simulation showed that even with a valid rule in place, a packet with a corrupted FCS is effectively detected and discarded by the FCS module.

Across all scenarios, the Firewall system showed consistent and deterministic timing behavior due to the identical packet structure, confirming that its performance is stable and predictable. The correct interaction between subsystems-such as rule checking, FCS verification, and FIFO buffering-further validates the reliability of the design. These simulations collectively verify that the system enforces rule-based filtering and data integrity checks, meeting the functional requirements for Ethernet packet inspection and forwarding.

# 7 Conclusions

For this project, we were asked to create a stateless firewall using FPGA technology and simulating it through Quartus and ModelSim. Thanks to our logic design and implementation, we were able to successfully complete this task. We chose the approach that, in our view, offered the best balance between functionality and feasibility, even though we acknowledge it introduces some delays.

As discussed in detail earlier, our implementation includes an FCS check to verify the integrity of incoming packets. However, due to logical constraints, the outcome of this check can only be determined in the clock cycle following the complete reception of the packet. For this reason, we chose to allow the packet to continue through the system and to perform the FCS validation not immediately after the CRC block, but later in the Check Rules block. This decision was driven by two main considerations.

On one hand, in a realistic scenario, it is reasonable to assume that the majority of packets will be correct. On the other, since the firewall's purpose is to evaluate whether a packet is authorized to proceed, we would ultimately have had to halt the packet's progress in that block either way. Therefore, it seemed acceptable to adopt an approach where the packet is temporarily accepted and stored in the FIFO, and only then is it either validated or discarded based on both the firewall rule check and the FCS result.

We are aware that if the number of incorrect packets were to exceed the correct ones, this method would become inefficient and waste resources. However, that scenario did not reflect the assumptions under which we were operating.

In the early stages of design, we considered sending data to the FIFO in parallel while other blocks were still processing the packet, in an attempt to save clock cycles. However, we later realized that since the FCS validation is only possible after the entire packet has been received, parallel transmission would not have actually reduced processing time. In any case, we would still have needed to wait for the full packet to perform validation. For this reason, we decided to adopt the more straightforward approach we described above, which offered similar timing performance with lower complexity.

Later on, we refined this strategy further: the packet is always sent to memory, where it is held while awaiting confirmation for forwarding. In parallel, the firewall checks the relevant fields of the packet according to the defined rules. This avoids introducing additional delays. Although these processes run concurrently, we know the firewall only examines the first 37 bytes (after the preamble and SFD), while the FCS block requires the entire packet. Even in the worst case, the last 4 bytes required for the FCS check, but not by the firewall, provide a sufficient safety margin to ensure that the FCS result is never needed before the firewall decision is complete. This prevents any timing conflicts between the two processes.

Overall, we believe the project was a success, as it functions correctly and performs all the intended checks. While the logic itself did not present major issues, we did encounter challenges during code implementation and especially in integrating the various parts. After many hours of work and debugging, however, everything came together.

As for the design choices, we are satisfied with the results, although we recognize opportunities for improvement, especially in terms of processing time and computational efficiency. One area for optimization is rule management. In our current implementation, rules are hardcoded, which works but is not scalable or efficient. In more complex systems, where many rules are needed, this method would be limiting. A potential improvement could involve implementing hashing or techniques that allow blocking entire ranges of IP or MAC addresses, rather than specifying them one by one.

Another possible alternative could have been to send the packet and the FCS result directly to the FIFO in parallel with the rest of the operations. However, in our evaluation, the additional code complexity introduced by the resulting asynchronicity was not justified by the marginal improvements in performance or memory usage.

That said, considering the project goals and the results obtained in simulation we are confident that our implementation met the specifications and successfully delivered a functional stateless firewall.

# A Code

# A.1 GMII to MAC: mac\_rx.vhd

```
library IEEE;
   use IEEE.STD_LOGIC_1164.ALL;
   use IEEE.NUMERIC_STD.ALL;
   entity MAC_RX is
5
       Port (
6
           -- GMII Interface
           GMII_RX_CLK : in std_logic;
8
           GMII_RXD
                           : in std_logic_vector(7 downto 0);
9
           GMII_RX_DV
                          : in std_logic;
10
           GMII_RX_RESET : in std_logic;
11
           TOTAL_LENGTH : in std_logic_vector(15 downto 0); -- Total
      packet length input at runtime
13
           -- MAC RX Interface
14
           MAC_RX_CLK
                         : out std_logic;
15
           MAC_RXD
                           : out std_logic_vector(7 downto 0);
16
17
           MAC_RX_VALID
                         : out std_logic;
           MAC_RX_FIRST
                         : out std_logic;
18
           MAC_RX_LAST
                          : out std_logic;
19
           MAC_RX_RESET
                         : out std_logic
20
       );
21
   end MAC_RX;
22
23
   architecture Behavioral of MAC_RX is
24
25
       signal byte_count
                            : integer range 0 to 65535 := 0;
26
       signal preamble_done
                             : std_logic := '0';
27
28
29
   begin
30
       -- Forward GMII clock and reset to MAC
31
       MAC_RX_CLK
                   <= GMII_RX_CLK;</pre>
32
       MAC_RX_RESET <= GMII_RX_RESET;</pre>
33
34
       process(GMII_RX_CLK)
35
           variable total_len : integer := 0;
       begin
37
           if rising_edge(GMII_RX_CLK) then
38
39
               total_len := to_integer(unsigned(TOTAL_LENGTH));
40
41
               if GMII_RX_DV = '1' then
42
43
44
                    -- Handle preamble end detection (first 8 bytes)
45
                    if byte_count = 6 then
46
```

```
preamble_done <= '1';</pre>
47
                     end if;
48
49
                     -- Set MAC_RX_FIRST at first byte after preamble
50
                     if byte_count = 8 then
51
                         MAC_RX_FIRST <= '1';
52
                     else
                          MAC_RX_FIRST <= '0';
54
                     end if;
56
                     -- Set MAC_RX_VALID for bytes after preamble until last
57
      byte
                     if byte_count > total_len - 5 then
58
                         MAC_RX_VALID <= '1';
                     end if;
61
                     -- Increment byte counter or reset after last byte
62
                     if byte_count = total_len - 1 then
63
                         byte_count
                                       <= 0;
                         preamble_done <= '0';</pre>
65
66
                          byte_count <= byte_count + 1;</pre>
67
                     end if;
68
       MAC_RXD <= GMII_RXD;</pre>
69
70
                     -- Set MAC_RX_LAST only for the final byte
71
                     if byte_count = total_len - 1 then
72
                         MAC_RX_LAST <= '1';
73
                     else
74
                          MAC_RX_LAST <= 'O';
76
                     end if;
                else
77
                     -- No valid data; reset signals
78
                     MAC_RX_VALID <= 'O';
                     MAC_RX_FIRST <= '0';
80
                     MAC_RX_LAST <= 'O';
81
                     byte_count
                                   <= 0;
82
                     preamble_done <= '0';</pre>
83
                end if;
84
85
            end if;
86
       end process;
87
88
   end Behavioral;
89
```

# A.2 GMII to MAC testbench: mac\_rx\_tb.vhd

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
```

```
entity tb_MAC_RX is
5
   end tb_MAC_RX;
6
   architecture sim of tb_MAC_RX is
9
       -- Component declaration
10
       component MAC_RX
11
           Port (
12
               GMII_RX_CLK
                               : in std_logic;
               GMII_RXD
                               : in std_logic_vector(7 downto 0);
14
               GMII_RX_DV
                               : in std_logic;
               GMII_RX_RESET : in std_logic;
16
               TOTAL_LENGTH
                               : in std_logic_vector(15 downto 0);
17
18
               MAC_RX_CLK
                               : out std_logic;
19
               MAC_RXD
                               : out std_logic_vector(7 downto 0);
20
               MAC_RX_VALID
                              : out std_logic;
21
               MAC_RX_FIRST
                             : out std_logic;
22
               MAC_RX_LAST
                              : out std_logic;
23
               MAC_RX_RESET
                             : out std_logic
24
           );
       end component;
26
27
       -- Signals
28
       signal clk
                              : std_logic := '0';
29
                              : std_logic := '0';
30
       signal rst
       signal rx_dv
                             : std_logic := '0';
31
                              : std_logic_vector(7 downto 0) := (others => '0'
       signal rx_d
32
      );
                              : std_logic_vector(15 downto 0) := (others => '0
       signal total_len
34
       signal mac_clk
                              : std_logic;
35
       signal mac_d
                             : std_logic_vector(7 downto 0);
       signal mac_valid
                             : std_logic;
37
       signal mac_first
                              : std_logic;
38
       signal mac_last
                              : std_logic;
39
       signal mac_reset
                              : std_logic;
40
41
       -- Clock generation (125 MHz typical for GMII)
42
       constant clk_period : time := 8 ns;
43
44
   begin
45
46
       -- Instantiate DUT
47
       uut: MAC_RX
48
           Port map (
49
               GMII_RX_CLK
                               => clk,
50
               GMII_RXD
                               => rx_d,
51
               GMII_RX_DV
                               => rx_dv,
52
               GMII_RX_RESET
                               => rst,
53
               TOTAL_LENGTH
                               => total_len,
54
55
```

```
MAC_RX_CLK
                                 => mac_clk,
56
                 MAC_RXD
                                 => mac_d,
57
                 MAC_RX_VALID
                                 => mac_valid,
58
                 MAC_RX_FIRST
                                 => mac_first,
59
                                 => mac_last,
                 MAC_RX_LAST
60
                 MAC_RX_RESET
                                 => mac_reset
61
            );
63
        -- Clock process
64
        clk_process : process
65
66
        begin
67
            while true loop
                 clk <= '0';
68
                 wait for clk_period / 2;
69
                 clk <= '1';
70
                 wait for clk_period / 2;
71
            end loop;
72
        end process;
73
74
        -- Stimulus process
75
        stimulus : process
            procedure send_packet(packet_len : integer) is
77
            begin
78
                 total_len <= std_logic_vector(to_unsigned(packet_len, 16));</pre>
79
                 rx_dv <= '1';
80
                 for i in 0 to packet_len - 1 loop
81
                     rx_d <= std_logic_vector(to_unsigned(i mod 256, 8));</pre>
82
                     wait for clk_period;
83
                 end loop;
                 rx_dv <= '0';
                 wait for clk_period * 5; -- Idle period between packets
86
            end procedure;
87
        begin
88
            -- Reset
            rst <= '1';
90
            wait for clk_period * 2;
91
            rst <= '0';
92
93
            -- Send 3 packets: 72, 64, and 80 bytes long
94
            wait for clk_period * 5;
95
            send_packet(72);
96
            send_packet(64);
97
            send_packet(80);
98
99
            -- Finish
100
            wait for clk_period * 20;
101
            assert false report "Simulation finished" severity failure;
        end process;
103
104
   end sim;
```

### A.3 FCS: fcs.vhd

```
library ieee;
   use ieee.std_logic_1164.all;
2
   use ieee.numeric_std.all;
3
   entity fcs is
    port (
6
      clk
                      : in std_logic;
       reset
                     : in
                             std_logic;
                      : in
       valid
                             std_logic;
      start_of_frame : in
                             std_logic;
10
      end_of_frame : in
                             std_logic;
11
                             std_logic_vector(7 downto 0);
      data_in : in
12
      last_of_frame : out std_logic;
13
      first_of_frame : out std_logic;
14
       data_out
                  : out std_logic_vector(7 downto 0);
15
                 : out std_logic_vector(1 downto 0)
       fcs_error
16
    );
17
   end fcs;
18
19
   architecture behavioral of fcs is
21
    signal R
                        : std_logic_vector(31 downto 0);
22
    signal data
                        : std_logic_vector(7 downto 0);
23
     signal fcs_done
                        : std_logic;
                        : std_logic;
     signal one_more
25
     signal actived
                      : std_logic;
26
27
     signal byte_count : unsigned(2 downto 0);
29
30
31
   begin
33
   --Complementation of first 4 and last 4 bytes
34
   process (byte_count, start_of_frame, valid, data_in)
35
   begin
36
    if (byte_count < 4) or (start_of_frame = '1') or (valid = '1') then
37
       data <= not data_in;</pre>
38
    else
       data <= data_in;</pre>
40
    end if;
41
   end process;
42
43
44
    --Main CRC computation
45
    process (clk, reset)
46
    begin
47
48
       if reset = '1' then
49
                     <= (others => '0'); -- Initial value: 0xFFFFFFF
50
```

```
fcs_error
                                                                 <= "01";
 51
                            fcs_done
                                                                  <= '0';
 52
                                                                  <= '0';
                            actived
 53
 54
                      elsif rising_edge(clk) then
                last_of_frame <= end_of_frame;</pre>
 56
                                   first_of_frame <= start_of_frame;
                                   data_out <= data_in;</pre>
 58
 59
                            if start_of_frame = '1' then
 60
                                                                        <= (others => '0'); -- Reset CRC on new frame
 61
                                  R.
                                  fcs_done
                                                                        <= '0';
 62
                one_more <= '0';
 63
                                                                       <= "01";
                                  fcs_error
 64
                                                    <= '<u>1</u>';
                actived
                            end if;
 66
 67
 68
                if (start_of_frame = '1')or (valid = '1') then
 69
                      byte_count <= (others => '0');
 70
                elsif byte_count < 4 then
 71
                      byte_count <= byte_count + 1;</pre>
 72
                end if;
 73
 74
                            if actived = '1' then
 75
                                  -- CRC matrix calculation
                                  R(0) \le data(0) xor R(24) xor R(30);
 77
                R(1) \le data(1) \times R(24) \times R(25) \times R(30) \times R(31);
 78
               R(2) \le data(2) \times R(24) \times R(25) \times R(26) \times R(30) \times R(31);
 79
                R(3) \le data(3) \times R(25) \times R(26) \times R(27) \times R(31);
                R(4) \le data(4) \times R(24) \times R(26) \times R(27) \times R(28) \times R(30);
 81
                R(5) \le data(5) \times R(24) \times R(25) \times R(27) \times R(28) \times R(29) \times R(30) \times R(3
 82
                      R(31);
               R(6) \le data(6) \times R(25) \times R(26) \times R(28) \times R(29) \times R(30) \times R(31);
               R(7) \le data(7) \times R(24) \times R(26) \times R(27) \times R(29) \times R(31);
 84
               R(8) \le R(0) \times R(24) \times R(25) \times R(27) \times R(28);
 85
               R(9) \le R(1) \times R(25) \times R(26) \times R(28) \times R(29);
 86
               R(10) \le R(2) \text{ xor } R(24) \text{ xor } R(26) \text{ xor } R(27) \text{ xor } R(29);
                R(11) \le R(3) \text{ xor } R(24) \text{ xor } R(25) \text{ xor } R(27) \text{ xor } R(28);
 88
                R(12) \le R(4) \text{ xor } R(24) \text{ xor } R(25) \text{ xor } R(26) \text{ xor } R(28) \text{ xor } R(29) \text{ xor } R(30)
 89
                R(13) \le R(5) xor R(25) xor R(26) xor R(27) xor R(29) xor R(30) xor R(31)
               R(14) \le R(6) \text{ xor } R(26) \text{ xor } R(27) \text{ xor } R(28) \text{ xor } R(30) \text{ xor } R(31);
 91
               R(15) \le R(7)   xor  R(27)   xor  R(28)   xor  R(29)   xor  R(31);
                R(16) \le R(8)   xor  R(24)   xor  R(28)   xor  R(29);
 93
                R(17) \le R(9) \text{ xor } R(25) \text{ xor } R(29) \text{ xor } R(30);
 94
               R(18) \le R(10)   xor  R(26)   xor  R(30)   xor  R(31);
 95
               R(19) \le R(11) \times R(27) \times R(31);
               R(20) \le R(12) \text{ xor } R(28);
               R(21) \le R(13) \times R(29);
 98
               R(22) \le R(14) \text{ xor } R(24);
 99
               R(23) \le R(15) \times R(24) \times R(25) \times R(30);
100
```

```
R(24) \le R(16)  xor  R(25)  xor  R(26)  xor  R(31);
101
      R(25) \le R(17) \times R(26) \times R(27);
      R(26) \le R(18) \times R(24) \times R(27) \times R(28) \times R(30);
103
      R(27) \le R(19) \text{ xor } R(25) \text{ xor } R(28) \text{ xor } R(29) \text{ xor } R(31);
      R(28) \le R(20) \text{ xor } R(26) \text{ xor } R(29) \text{ xor } R(30);
      R(29) \le R(21)   xor  R(27)   xor  R(30)   xor  R(31);
106
      R(30) \le R(22) \text{ xor } R(28) \text{ xor } R(31);
107
      R(31) \le R(23) \text{ xor } R(29);
108
             end if;
109
110
       if end_of_frame = '1' then
111
112
              one_more <= '1';
            end if;
113
      if one_more = '1' then
114
              fcs_done <= '1';
            end if;
116
117
            end if;
118
              -- Check CRC result (with final XOR OxFFFFFFFF)
120
             if (R = x"00000000") and (fcs_done = '1') then
                 fcs_error <= "10"; -- No error
122
                        <= '0';
         fcs_done
123
         one_more <= '0';
124
             elsif (R \neq x"00000000") and (fcs_done = '1')
                                                                          then
125
                 fcs_error <= "11";</pre>
126
         fcs_done
                       <= '0';
127
         one_more <= '0';</pre>
128
             else
129
                   fcs_error <= "01"; -- Error</pre>
131
             end if;
132
133
134
       end process;
135
    end behavioral;
136
```

## A.4 FCS testbench: tb\_fcs.vhd

```
1
2
  library ieee;
   use ieee.std_logic_1164.all;
  use ieee.numeric_std.all;
   entity tb_fcs is
6
   end tb_fcs;
7
  architecture sim of tb_fcs is
9
10
     -- Component declaration
11
     component fcs
12
```

```
port (
13
         clk
                        : in
                               std_logic;
14
         reset
                        : in
                               std_logic;
15
         valid
                        : in
                               std_logic;
16
         start_of_frame : in
                               std_logic;
17
         end_of_frame : in
                               std_logic;
18
                        : in
                               std_logic_vector(7 downto 0);
         data_in
19
         last_of_frame : out std_logic;
20
         first_of_frame : out std_logic;
21
         data_out : out std_logic_vector(7 downto 0);
22
         fcs_error
                       : out std_logic_vector(1 downto 0)
24
       );
     end component;
25
26
     signal clk
                            : std_logic := '0';
27
     signal reset
                            : std_logic := '1';
28
     signal valid
                           : std_logic := '0';
29
     signal start_of_frame : std_logic := '0';
     signal end_of_frame : std_logic := '0';
31
                          : std_logic_vector(7 downto 0) := (others => '0');
     signal data_in
32
     signal fcs_error
                          : std_logic_vector(1 downto 0);
33
34
     -- Clock generation
35
     constant clk_period : time := 10 ns;
36
     signal done : boolean := false;
37
     -- Frame to test (64 bytes = 60 dati + 4 CRC)
39
     type frame_array is array (0 to 63) of std_logic_vector(7 downto 0);
40
     constant test_frame : frame_array := (
41
       x"00", x"10", x"A4", x"7B", x"EA", x"80", x"00", x"12",
       x"34", x"56", x"78", x"90", x"08", x"00", x"45", x"00",
43
       x"00", x"2E", x"B3", x"FE", x"00", x"00", x"80", x"11",
44
       x"05", x"40", x"C0", x"A8", x"00", x"2C", x"C0", x"A8",
45
       x"00", x"04", x"04", x"00", x"04", x"00", x"00, x"14",
      x"2D", x"E8", x"00", x"01", x"02", x"03", x"04", x"05",
47
      x"06", x"07", x"08", x"09", x"0A", x"0B", x"0C", x"0D",
48
      x"0E", x"0F", x"10", x"11", -- dati
49
       x"E6", x"C5", x"35", x"11"
                                     -- FCS 3D B2
50
51
    );
52
53
   begin
54
55
     -- Instantiate the fcs module
56
     uut: fcs
57
       port map (
58
                         => clk,
         clk
59
         reset
                        => reset,
60
         valid
                        => valid,
         start_of_frame => start_of_frame,
         end_of_frame => end_of_frame,
63
                       => data_in,
         data_in
64
                       => fcs_error
         fcs_error
65
```

```
);
66
67
      -- Clock generation process
68
      clk_process : process
69
70
      begin
        while not done loop
71
           clk <= '0';
           wait for clk_period / 2;
73
           clk <= '1';
74
           wait for clk_period / 2;
75
76
        end loop;
77
        wait;
      end process;
78
79
      -- Stimulus process
      stimulus : process
81
      begin
82
        wait for 20 ns;
83
        reset <= '0';
        wait for 20 ns;
85
86
        start_of_frame <= '1';</pre>
87
        for i in 0 to 63 loop
89
           data_in <= test_frame(i);</pre>
90
91
           wait for clk_period;
           if i = 0 then
92
      wait for clk_period;
93
             start_of_frame <= '0';</pre>
94
           end if;
           if i >= 59 then
      valid <= '1';</pre>
97
      if i = 63 then
98
        end_of_frame <= '1';</pre>
      end if;
100
           end if;
101
        end loop;
102
        wait for clk_period;
        end_of_frame <= '0';</pre>
104
        reset <= '1';
        wait for clk_period;
106
        reset <= '0';
108
109
        -- Let the simulation run a bit
110
        wait for 50 ns;
111
        done <= true;</pre>
112
        wait;
113
      end process;
114
    end sim;
116
```

# A.5 MAC-RX Control: MAC\_RX\_CONTROL.vhd

```
library IEEE;
2
   use IEEE.STD_LOGIC_1164.ALL;
3
   use IEEE.STD_LOGIC_ARITH.ALL;
   use IEEE.STD_LOGIC_UNSIGNED.ALL;
6
   entity MAC_RX_CONTROL is
       Port (
8
           MAC_RX_CLK
9
                           : in STD_LOGIC;
           MAC_RXD
                           : in STD_LOGIC_VECTOR(7 downto 0);
10
           MAC_RX_VALID : in STD_LOGIC; -- 1 whne the first CRC byte is
11
      sent
           MAC_RX_LAST
                           : in STD_LOGIC;
12
                           : in STD_LOGIC_VECTOR(1 downto 0);
           MAC_RX_ERR
13
                     : in STD_LOGIC;
    reset
14
                           : out STD_LOGIC_VECTOR(15 downto 0);
           LINE_NUMBER
15
           DATA
                           : out STD_LOGIC_VECTOR(7 downto 0);
16
           FW_OUT
                           : out STD_LOGIC_VECTOR(1 downto 0);
17
           START_OF_FRAME : out STD_LOGIC;
18
           END_OF_FRAME : out STD_LOGIC
       );
20
  end MAC_RX_CONTROL;
21
22
   architecture Behavioral of MAC_RX_CONTROL is
       signal line_counter : STD_LOGIC_VECTOR(15 downto 0) := (others => '0')
24
                          : STD_LOGIC := '0'; -- internal state
       signal in_packet
25
26
       signal sop : STD_LOGIC;
   begin
27
28
       process (MAC_RX_CLK)
29
       begin
           if rising_edge(MAC_RX_CLK) then
31
               -- Default outputs
32
               START_OF_FRAME <= MAC_RX_VALID;
33
               END_OF_FRAME
                              <= MAC_RX_LAST;</pre>
34
                       <= MAC_RX_ERR;</pre>
         FW_OUT
35
                       <= MAC_RXD;
         DATA
36
         if in_packet = '0' or reset = '1' then
       line_counter <= (others => '0');
38
         end if;
39
40
       if sop = '1' then
41
             LINE_NUMBER <= line_counter + 1;
42
       end if:
43
44
45
               if MAC_RX_VALID = '1' then
46
       sop <= '1';
47
                    line_counter <= (others => '0');
48
```

```
<= '1';
                     in_packet
49
                elsif in_packet = '1' then
50
                     line_counter <= line_counter + 1;</pre>
51
                     if MAC_RX_LAST = '1' then
53
                          in_packet
                                        <= '0';
54
            sop <= '0';
                     end if;
56
                end if;
       if MAC_RX_VALID = '1' then
58
59
            LINE_NUMBER <= line_counter;
       end if;
60
            end if;
61
       end process;
62
   end Behavioral;
```

# A.6 MAC-RX Control testbench: MAC\_RX\_CONTROL\_tb.vhd

```
library IEEE;
  use IEEE.STD_LOGIC_1164.ALL;
   use IEEE.NUMERIC_STD.ALL;
   entity MAC_RX_CONTROL_tb is
5
   end MAC_RX_CONTROL_tb;
   architecture tb of MAC_RX_CONTROL_tb is
       -- Inputs to DUT
9
                            : STD_LOGIC := '0';
       signal mac_rx_clk
10
                            : STD_LOGIC_VECTOR(7 downto 0) := (others => '0');
11
       signal mac_rxd
       signal mac_rx_valid : STD_LOGIC := '0';
       signal mac_rx_last : STD_LOGIC := '0';
13
       signal mac_rx_err : STD_LOGIC := '0';
14
       signal reset
                           : STD_LOGIC := '0';
15
16
       -- Outputs from DUT
17
                              : STD_LOGIC_VECTOR(15 downto 0);
       signal line_number
18
       signal data_fw
                              : STD_LOGIC_VECTOR(7 downto 0);
19
       signal fw_out
                              : STD_LOGIC;
20
       signal start_of_frame : STD_LOGIC;
21
       signal end_of_frame : STD_LOGIC;
22
23
       component MAC_RX_CONTROL is
24
           Port (
25
               MAC_RX_CLK
                             : in
                                   STD_LOGIC;
               MAC_RXD
                                   STD_LOGIC_VECTOR(7 downto 0);
27
                             : in
               {\tt MAC\_RX\_VALID} : in
                                   STD_LOGIC;
28
               MAC_RX_LAST : in
                                   STD_LOGIC;
29
               MAC_RX_ERR
                            : in
                                   STD_LOGIC;
         reset : in STD_LOGIC;
31
               LINE_NUMBER : out STD_LOGIC_VECTOR(15 downto 0);
32
```

```
: out STD_LOGIC_VECTOR(7 downto 0);
                DATA
33
                FW_OUT
                             : out STD_LOGIC;
34
                START_OF_FRAME : out STD_LOGIC;
35
                END_OF_FRAME : out STD_LOGIC
36
           );
37
       end component;
38
       constant CLK_PERIOD : time := 10 ns;
40
41
       -- Example packet
42
       type byte_array is array (natural range <>) of STD_LOGIC_VECTOR(7
43
      downto 0);
       constant test_packet : byte_array := (
44
           x"00", x"10", x"A4", x"7B", x"EA", x"80", -- Dest MAC
           x"00", x"12", x"34", x"56", x"78", x"90", -- Src MAC
           x"08", x"00",
                                                         -- EtherType: IPv4
47
           x"45", x"00", x"00", x"2E", x"B3", x"FE", x"00", x"00", x"80", --
48
      IP header start
           x"11",
                                                          -- Byte 23: Protocol (
      UDP = 17 = x"11")
           x"05", x"40",
                                                         -- Checksum etc.
50
           x"C0", x"A8", x"00", x"2C",
                                                         -- Source IP:
51
      192.168.0.44
           x"CO", x"A8", x"OO", x"O4",
                                                         -- Dest IP:
      192.168.0.4
           x"04", x"00",
                                                         -- Source Port: 1024
53
           x"04", x"00",
                                                         -- Dest Port: 1024
54
           x"00", x"1A", x"2D", x"E8",
                                                         -- Pavload...
           x"00", x"01", x"02", x"03", x"04", x"05", x"06", x"07",
56
           x"08", x"09", x"0A", x"0B", x"0C", x"0D", x"0E", x"0F",
           x"10", x"11",
                                                         -- More payload
58
           x"E6", x"C5", x"3D", x"B2"
                                                         -- FCS
59
       );
60
61
   begin
62
       -- DUT instantiation
63
       uut: MAC_RX_CONTROL
64
           port map (
                MAC_RX_CLK
                             => mac_rx_clk,
66
                MAC_RXD
                             => mac_rxd,
67
                MAC_RX_VALID => mac_rx_valid,
68
                MAC_RX_LAST
                             => mac_rx_last,
                             => mac_rx_err,
                MAC_RX_ERR
70
                LINE_NUMBER
                             => line_number,
71
                             => data_fw,
                DATA
72
                             => fw_out,
                FW_OUT
73
                       => reset,
         reset
74
                START_OF_FRAME => start_of_frame,
75
                END_OF_FRAME => end_of_frame
76
           );
77
78
       -- Clock generation
79
       clk_process : process
80
```

```
begin
81
              while true loop
82
                  mac_rx_clk <= '0';</pre>
83
                  wait for CLK_PERIOD / 2;
84
                  mac_rx_clk <= '1';</pre>
85
                   wait for CLK_PERIOD / 2;
86
              end loop;
         end process;
88
89
         -- Stimulus
90
91
         stim_proc : process
         begin
92
              wait for 20 ns;
93
              mac_rx_valid <= '1';</pre>
94
             mac_rx_err <= '0';
      reset <= '0';
96
              for i in 0 to test_packet'length - 1 loop
97
                  mac_rxd <= test_packet(i);</pre>
98
                  if i = 0 then
99
                        start_of_frame <= '1';
100
                  else
                        start_of_frame <= '0';</pre>
102
                   end if;
103
                  if i = test_packet'length - 1 then
                       mac_rx_last <= '1';</pre>
                        end_of_frame <= '1';
107
                   else
108
                       mac_rx_last <= '0';</pre>
109
                        end_of_frame <= '0';</pre>
111
                   end if;
112
                  wait for CLK_PERIOD;
113
              end loop;
115
              mac_rx_valid <= '0';</pre>
116
             mac_rx_last <= '0';</pre>
117
              end_of_frame <= '0';</pre>
              wait;
119
         end process;
120
121
    end tb;
```

## A.7 Packet Analyzer: PacketAnalyzer.vhd

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

entity PacketAnalyzer is
Port (
```

```
7
           mac_rx_clk
                          : in
                                 STD_LOGIC;
           rst
                           : in
                                 STD_LOGIC;
8
           line_number
                                 STD_LOGIC_VECTOR(15 downto 0);
                          : in
9
           data_fw
                           : in
                                 STD_LOGIC_VECTOR(7 downto 0);
10
           start_of_frame : in
                                 STD_LOGIC;
11
           end_of_frame : in
                                 STD_LOGIC;
                                 STD_LOGIC_VECTOR(1 downto 0);
           fw_out
                           : in
13
14
           -- Output verso CheckRules
           source_ip
                          : out STD_LOGIC_VECTOR(31 downto 0);
16
17
                          : out STD_LOGIC_VECTOR(31 downto 0);
           source_port
                          : out STD_LOGIC_VECTOR(15 downto 0);
18
           dest_port
                          : out STD_LOGIC_VECTOR(15 downto 0);
19
                           : out STD_LOGIC_VECTOR(7 downto 0);
           protocol
20
                           : out STD_LOGIC;
           data_ready
           fw_out_check
                          : out STD_LOGIC_VECTOR(1 downto 0);
22
23
           -- Output verso FIFO
24
           fifo_data : out STD_LOGIC_VECTOR(7 downto 0);
25
           fifo_sof
                          : out STD_LOGIC;
26
           fifo_eof
                          : out STD_LOGIC
27
       );
28
   end PacketAnalyzer;
29
30
   architecture Behavioral of PacketAnalyzer is
31
       type state_type is (IDLE, CAPTURING, READY);
32
       signal current_state : state_type := IDLE;
33
34
                             : STD_LOGIC_VECTOR(31 downto 0) := (others => '0'
       signal src_ip_reg
35
      );
                             : STD_LOGIC_VECTOR(31 downto 0) := (others => '0'
       signal dst_ip_reg
36
       signal src_port_reg
                            : STD_LOGIC_VECTOR(15 downto 0) := (others => '0'
37
                            : STD_LOGIC_VECTOR(15 downto 0) := (others => '0'
       signal dst_port_reg
38
      );
                            : STD_LOGIC_VECTOR(7 downto 0) := (others => '0'
       signal protocol_reg
39
       signal ready_reg
                             : STD_LOGIC := '0';
40
   begin
41
42
       process(mac_rx_clk)
43
       begin
44
           if rising_edge(mac_rx_clk) then
45
               if rst = '1' then
                    current_state <= IDLE;</pre>
47
                    src_ip_reg
                                  <= (others => '0');
48
                    dst_ip_reg
                                  <= (others => '0');
49
                    src_port_reg <= (others => '0');
50
                    dst_port_reg
                                  <= (others => '0');
51
                                  <= (others => '0');
                   protocol_reg
                                  <= '0';
                   ready_reg
53
                                  <= (others => '0');
                    fifo_data
54
```

```
fifo_sof
                                    <= '0';
55
                                    <= 'O';
                     fifo_eof
56
                     fw_out_check <= (others => '0');
57
                else
58
                     -- Forward dati al FIFO
59
                     fifo_data
                                    <= data_fw;
60
                                    <= start_of_frame;</pre>
                     fifo_sof
                     fifo_eof
                                    <= end_of_frame;</pre>
62
63
                     -- Inoltra fw_out a CheckRules
64
                     fw_out_check <= fw_out;</pre>
66
                     -- FSM per catturare i campi del pacchetto
67
                     case current_state is
                         when IDLE =>
                             ready_reg <= '0';</pre>
70
                              if start_of_frame = '1' then
71
                                  current_state <= CAPTURING;</pre>
72
                              end if;
73
74
                         when CAPTURING =>
76
                              case line_number is
                                  when X"0017" => protocol_reg <= data_fw;
77
                                  when X"001A" => src_ip_reg(31 downto 24) <=
78
      data_fw;
                                  when X"001B" => src_ip_reg(23 downto 16) <=
79
      data_fw;
                                  when X"001C" => src_ip_reg(15 downto 8)
80
      data_fw;
                                  when X"001D" => src_ip_reg(7 downto 0)
81
                                                                                <=
      data_fw;
                                  when X"001E" => dst_ip_reg(31 downto 24)
82
      data_fw;
                                  when X"001F" => dst_ip_reg(23 downto 16) <=
      data_fw;
                                  when X"0020" \Rightarrow dst_ip_reg(15 downto 8)
84
      data_fw;
                                  when X"0021" => dst_ip_reg(7 downto 0)
                                                                                <=
      data_fw;
                                  when X"0022" => src_port_reg(15 downto 8) <=
86
      data_fw;
                                  when X"0023" => src_port_reg(7 downto 0)
      data_fw;
                                  when X"0024" => dst_port_reg(15 downto 8) <=
88
      data_fw;
                                  when X"0025" => dst_port_reg(7 downto 0)
89
      data_fw;
                                  when others => null;
90
                             end case;
                              if line_number = X"0025" then
93
                                  current_state <= READY;</pre>
94
                              end if;
95
```

```
96
                            when READY =>
97
                                ready_reg <= '1';</pre>
98
                                current_state <= IDLE;</pre>
99
                       end case;
100
                  end if;
101
             end if;
        end process;
103
        source_ip
                        <= src_ip_reg;
105
106
        dest_ip
                        <= dst_ip_reg;
        source_port <= src_port_reg;</pre>
107
        dest_port
                        <= dst_port_reg;
108
                        <= protocol_reg;
        protocol
109
                        <= ready_reg;
        data_ready
111
    end Behavioral;
112
```

## A.8 Packet Analyzer testbench: PacketAnalyzer\_tb.vhd

```
library IEEE;
  use IEEE.STD_LOGIC_1164.ALL;
  use IEEE.NUMERIC_STD.ALL;
3
  entity PacketAnalyzer_tb is
5
  end PacketAnalyzer_tb;
  architecture tb of PacketAnalyzer_tb is
       signal mac_rx_clk : STD_LOGIC := '0';
9
                            : STD_LOGIC := '0';
10
      signal rst
      signal line_number
                             : STD_LOGIC_VECTOR(15 downto 0) := (others => '
11
      0');
      signal data_fw
                              : STD_LOGIC_VECTOR(7 downto 0) := (others => '0
12
      ');
       signal start_of_frame : STD_LOGIC := '0';
13
       signal end_of_frame
                             : STD_LOGIC := '0';
14
                              : STD_LOGIC_VECTOR(1 downto 0);
       signal fw_out
16
                              : STD_LOGIC_VECTOR(31 downto 0);
       signal source_ip
                              : STD_LOGIC_VECTOR(31 downto 0);
       signal dest_ip
18
       signal source_port
                             : STD_LOGIC_VECTOR(15 downto 0);
19
       signal dest_port
                             : STD_LOGIC_VECTOR(15 downto 0);
20
                              : STD_LOGIC_VECTOR(7 downto 0);
       signal protocol
21
                              : STD_LOGIC;
       signal data_ready
22
                             : STD_LOGIC_VECTOR(1 downto 0);
       signal fw_out_check
24
25
       signal fifo_data
                              : STD_LOGIC_VECTOR(7 downto 0);
26
       signal fifo_sof
                              : STD_LOGIC;
27
       signal fifo_eof
                              : STD_LOGIC;
28
29
```

```
component PacketAnalyzer is
30
           Port (
31
                              : in
                                     STD_LOGIC;
               mac_rx_clk
32
                          : in STD_LOGIC;
           rst
33
                                     STD_LOGIC_VECTOR(15 downto 0);
               line_number
                               : in
34
               data_fw
                               : in
                                     STD_LOGIC_VECTOR(7 downto 0);
35
               start_of_frame : in STD_LOGIC;
               end_of_frame : in STD_LOGIC;
37
               fw_out
                              : in STD_LOGIC_VECTOR(1 downto 0);
38
39
                             : out STD_LOGIC_VECTOR(31 downto 0);
40
               source_ip
41
               dest_ip
                              : out STD_LOGIC_VECTOR(31 downto 0);
               source_port : out STD_LOGIC_VECTOR(15 downto 0);
42
                              : out STD_LOGIC_VECTOR(15 downto 0);
43
               dest_port
                              : out STD_LOGIC_VECTOR(7 downto 0);
               protocol
               data_ready
                              : out STD_LOGIC;
45
           fw_out_check : out STD_LOGIC_VECTOR(1 downto 0);
46
47
                             : out STD_LOGIC_VECTOR(7 downto 0);
               fifo_data
48
                             : out STD_LOGIC;
               fifo_sof
49
               fifo_eof
                             : out STD_LOGIC
50
           );
51
       end component;
53
       -- Example packet (including only relevant bytes for brevity)
54
       type byte_array is array (natural range <>) of STD_LOGIC_VECTOR(7
      downto 0);
       constant test_packet : byte_array := (
56
           x"01", x"10", x"A4", x"7B", x"EA", x"80", -- Dest MAC
57
           x"00", x"12", x"34", x"56", x"78", x"90", -- Src MAC
           x"08", x"00",
                                                        -- EtherType: IPv4
59
           x"45", x"00", x"00", x"2E", x"B3", x"FE", x"00", x"00", x"80", --
60
      IP header start
           x"11",
                                                         -- Byte 23: Protocol (
      UDP = 17 = x"11")
           x"05", x"40",
                                                        -- Checksum etc.
62
           x"CO", x"A8", x"OO", x"2C",
                                                        -- Source IP:
63
      192.168.0.44
           x"C0", x"A8", x"00", x"04",
                                                        -- Dest IP:
64
      192.168.0.4
           x"04", x"00",
                                                        -- Source Port: 1024
65
           x"04", x"00",
                                                        -- Dest Port: 1024
           x"00", x"1A", x"2D", x"E8",
                                                        -- Payload...
67
           x"00", x"01", x"02", x"03", x"04", x"05", x"06", x"07",
68
           x"08", x"09", x"0A", x"0B", x"0C", x"0D", x"0E", x"0F",
69
           x"10", x"11",
                                                        -- More payload
70
           x"E6", x"C5", x"3D", x"B2"
                                                        -- FCS
71
       );
72
73
       constant CLK_PERIOD : time := 10 ns;
74
75
  begin
76
       -- DUT Instantiation
```

```
uut: PacketAnalyzer port map (
78
                            => mac_rx_clk,
             mac_rx_clk
79
                           => rst,
          rst
80
             line_number
                             => line_number,
81
                              => data_fw,
             \mathtt{data}_{\mathtt{f}}\mathtt{w}
82
             start_of_frame => start_of_frame,
83
                             => end_of_frame,
             end_of_frame
             fw_out
                              => fw_out,
85
86
             source_ip
                            => source_ip,
87
             dest_ip
                            => dest_ip,
             source_port
                          => source_port,
89
                            => dest_port,
             dest_port
90
                            => protocol,
             protocol
91
                            => data_ready,
             data_ready
           fw_out_check
                          => fw_out_check,
93
94
             fifo_data
                            => fifo_data,
95
             fifo_sof
                             => fifo_sof,
96
             fifo_eof
                             => fifo_eof
97
        );
98
99
        -- Clock generation
100
        clk_process : process
101
        begin
103
             while true loop
                 mac_rx_clk <= '0';</pre>
                 wait for CLK_PERIOD / 2;
                 mac_rx_clk <= '1';</pre>
106
                 wait for CLK_PERIOD / 2;
             end loop;
        end process;
109
110
        -- Stimulus process
111
        stim_proc: process
112
        begin
113
             wait for 3 * CLK_PERIOD;
114
             -- Start of tx
116
             for i in 0 to test_packet'length - 1 loop
117
                 data_fw <= test_packet(i);</pre>
118
                 line_number <= std_logic_vector(to_unsigned(i, 16));</pre>
119
                 fw_out <= "00"; -- inizialmente 00 durante la ricezione</pre>
120
121
                 -- Setting start of frame
122
                 if i = 0 then
                      start_of_frame <= '1';</pre>
124
                 else
125
                      start_of_frame <= '0';
126
                 end if;
128
                 -- Setting end of frame
129
                 if i = test_packet'length - 1 then
130
```

```
end_of_frame <= '1';
131
                  else
132
                       end_of_frame <= '0';
133
                  end if;
135
                  wait for CLK_PERIOD;
136
             end loop;
138
             -- Send FCS
139
             start_of_frame <= '0';
140
             end_of_frame <= '0';</pre>
141
142
             data_fw <= (others => '0');
             wait for CLK_PERIOD;
143
             fw_out <= "10"; -- FCS segnala che il pacchetto Ă" valido
144
             wait for 100 ns;
146
147
             wait;
148
        end process;
149
150
152
    end tb;
```

#### A.9 Check Rules: CheckRules.vhd

```
library IEEE;
   use IEEE.STD_LOGIC_1164.ALL;
   use IEEE.NUMERIC_STD.ALL;
   entity CheckRules is
5
       Port (
6
           clk
                             STD_LOGIC;
                      : in
           rst
                             STD_LOGIC;
                      : in
           data_ready : in
                             STD_LOGIC;
9
                             STD_LOGIC_VECTOR(1 downto 0);
           fw_out_in : in
10
                      : in
                             STD_LOGIC_VECTOR(31 downto 0);
           src_ip
11
                             STD_LOGIC_VECTOR(31 downto 0);
                       : in
           dst_ip
                             STD_LOGIC_VECTOR(7 downto 0);
                      : in
           protocol
13
           src_port
                      : in
                             STD_LOGIC_VECTOR(15 downto 0);
14
                      : in
                             STD_LOGIC_VECTOR(15 downto 0);
15
           dst_port
           fw_result : out STD_LOGIC_VECTOR(1 downto 0)
16
       );
17
  end CheckRules;
18
19
   architecture Behavioral of CheckRules is
20
21
       type rule_t is record
22
                     : STD_LOGIC_VECTOR(31 downto 0);
           src_ip
23
           dst_ip
                      : STD_LOGIC_VECTOR(31 downto 0);
                     : STD_LOGIC_VECTOR(7 downto 0);
           protocol
25
                      : STD_LOGIC_VECTOR(15 downto 0);
           src_port
26
```

```
dst_port : STD_LOGIC_VECTOR(15 downto 0);
27
           src_ip_mask
                        : STD_LOGIC_VECTOR(31 downto 0);
28
           dst_ip_mask
                          : STD_LOGIC_VECTOR(31 downto 0);
29
           protocol_mask : STD_LOGIC_VECTOR(7 downto 0);
30
           src_port_mask : STD_LOGIC_VECTOR(15 downto 0);
31
           dst_port_mask : STD_LOGIC_VECTOR(15 downto 0);
32
                      : STD_LOGIC;
           allow
       end record;
34
35
       type rule_array_t is array (0 to 3) of rule_t;
36
37
       -- Rule list
38
       constant rules : rule_array_t := (
39
40
           -- Block UDP from 192.168.1.1 to 192.168.1.2
           (x"COA80101", x"COA80102", x"11", x"1F90", x"0050",
42
            x"FFFFFFF", x"FFFFFFF", x"FFFF", x"FFFF",
43
            '0'),
44
45
           -- Allow specific UDP packet
46
           (x"COA8002C", x"COA80004", x"11", x"0400", x"0400",
47
            x"FFFFFFF", x"FFFFFFF", x"FFF, x"FFFF",
            '1'), -- ALLOW
49
50
           -- Block TCP from 192.168.1.1 to 192.168.1.2
51
           (x"COA80101", x"COA80102", x"06", x"1F90", x"0050",
            x"FFFFFFF", x"FFFFFFF", x"FF", x"FFFF", x"FFFF",
53
            '0'),
54
           -- Default allow for TCP (example of lower-priority ALLOW)
           (x"00000000", x"00000000", x"06", x"0000", x"0000",
57
            x"00000000", x"00000000", x"FF", x"0000", x"0000",
58
            '1')
59
       );
61
       signal rule_result_ready : STD_LOGIC := '0';
62
       signal rule_result_value : STD_LOGIC := '0';
63
64
   begin
65
66
       process(clk, rst)
67
           variable matched_allow : boolean := false;
           variable matched_block : boolean := false;
69
           variable allow_match_value : STD_LOGIC := '0';
70
       begin
71
           if rst = '1' then
72
               rule_result_ready <= '0';</pre>
73
               rule_result_value <= '0';</pre>
74
               fw_result
                                  <= (others => '0');
           elsif rising_edge(clk) then
76
77
               -- Check rules only when data is ready
78
               if data_ready = '1' then
79
```

```
matched_allow := false;
80
                     matched_block := false;
81
82
                     for i in 0 to rules 'high loop
83
                          if (src_ip and rules(i).src_ip_mask) = (rules(i).
84
       src_ip and rules(i).src_ip_mask) and
                             (dst_ip and rules(i).dst_ip_mask) = (rules(i).
       dst_ip and rules(i).dst_ip_mask) and
                             (protocol and rules(i).protocol_mask) = (rules(i).
86
       protocol and rules(i).protocol_mask) and
                             (src_port and rules(i).src_port_mask) = (rules(i).
       src_port and rules(i).src_port_mask) and
                             (dst_port and rules(i).dst_port_mask) = (rules(i).
88
       dst_port and rules(i).dst_port_mask) then
                              if rules(i).allow = '0' then
90
                                  matched_block := true;
91
                                  exit; -- No need to check more rules; block
92
       wins
                              elsif not matched_allow then
93
                                  matched_allow := true;
94
                                  allow_match_value := '1'; -- Save allow
95
       decision
                              end if;
96
                          end if;
97
                     end loop;
99
                     if matched_block then
100
                         rule_result_value <= '0'; -- BLOCK
                     elsif matched_allow then
103
                         rule_result_value <= allow_match_value; -- ALLOW
104
                         rule_result_value <= '0'; -- Default deny</pre>
                     end if;
107
                     rule_result_ready <= '1';
108
                 end if;
109
                 -- Output result only when FCS is ready
111
                 if fw_out_in(1) = '1' and rule_result_ready = '1' then
112
                     fw_result(1) <= '1'; -- Result ready</pre>
113
                     fw_result(0) <= rule_result_value and not fw_out_in(0); --</pre>
114
        Apply FCS check
                     rule_result_ready <= '0'; -- Reset for next packet</pre>
115
                 else
116
                     fw_result(1) <= '0'; -- No result ready</pre>
117
                     fw_result(0) <= '0';</pre>
118
                 end if;
119
            end if;
120
        end process;
121
122
   end Behavioral;
123
```

#### A.10 Check Rules testbench: tb\_CheckRules.vhd

```
library IEEE;
   use IEEE.STD_LOGIC_1164.ALL;
2
   use IEEE.NUMERIC_STD.ALL;
3
   entity CheckRules_tb is
   end CheckRules_tb;
6
   architecture Behavioral of CheckRules_tb is
9
       -- Component declaration
10
       component CheckRules
11
           Port (
               clk
                          : in STD_LOGIC;
13
                                STD_LOGIC;
                          : in
14
               data_ready : in STD_LOGIC;
15
                             : in STD_LOGIC_VECTOR(1 downto 0);
               fw_out_in
16
               src_ip
                           : in
                                STD_LOGIC_VECTOR(31 downto 0);
17
               dst_ip
                           : in
                                 STD_LOGIC_VECTOR(31 downto 0);
18
                          : in
               protocol
                                STD_LOGIC_VECTOR(7 downto 0);
19
               src_port : in STD_LOGIC_VECTOR(15 downto 0);
                          : in STD_LOGIC_VECTOR(15 downto 0);
               dst_port
21
               fw_result : out STD_LOGIC_VECTOR(1 downto 0)
22
           );
23
       end component;
25
       -- Signals for testing
26
                        : STD_LOGIC := '0';
       signal clk
27
28
       signal rst
                         : STD_LOGIC := '0';
       signal data_ready : STD_LOGIC := '0';
29
       signal fw_out_in
                            : STD_LOGIC_VECTOR(1 downto 0) := (others => '0')
30
       signal src_ip
                         : STD_LOGIC_VECTOR(31 downto 0);
31
                          : STD_LOGIC_VECTOR(31 downto 0);
       signal dst_ip
32
       signal protocol
                         : STD_LOGIC_VECTOR(7 downto 0);
33
       signal src_port : STD_LOGIC_VECTOR(15 downto 0);
34
       signal dst_port
                        : STD_LOGIC_VECTOR(15 downto 0);
35
       signal fw_result : STD_LOGIC_VECTOR(1 downto 0);
36
37
       constant clk_period : time := 10 ns;
39
   begin
40
41
       -- Instantiate the unit under test
42
       uut: CheckRules
43
           port map (
44
                           => clk,
               clk
45
                           => rst,
               rst
46
               data_ready => data_ready,
47
               fw_out_in
                              => fw_out_in,
48
               src_ip
49
                          => src_ip,
```

```
dst_ip
                             => dst_ip,
50
                 protocol
                             => protocol,
51
                             => src_port,
52
                 src_port
                 dst_port
                             => dst_port,
53
                 fw_result => fw_result
54
            );
        -- Clock process
57
        clk_process : process
58
        begin
59
            while now < 400 ns loop
                 clk <= '0';
61
                 wait for clk_period / 2;
62
                 clk <= '1';
63
                 wait for clk_period / 2;
            end loop;
65
            wait;
66
        end process;
67
68
        -- Stimulus process
69
        stim_proc: process
70
71
        begin
            -- Reset
72
            rst <= '1';
73
            wait for 20 ns;
74
            rst <= '0';
76
            -- Test 1: Match rule 0 (BLOCK) + valid FCS
77
                        <= x"C0A80101";
            src_ip
                         <= x " COA80102 ";
            dst_ip
80
            protocol
                         <= x"06"; -- tcp specific block
            src_port
                        <= x"1F90";
81
                        <= x"0050";
            dst_port
82
            data_ready <= '1';</pre>
            wait for clk_period;
84
            data_ready <= '0';</pre>
85
86
            -- Simulate FCS ready and valid after a few cycles
87
            wait for 2 * clk_period;
88
                                  --(FCS OK)
            fw_out_in <= "10";</pre>
89
            wait for clk_period;
90
            fw_out_in <= "00";</pre>
92
            -- Test 2: Match rule 1 (ALLOW) + invalid FCS
93
            wait for clk_period;
                        <= x"COA8002C";
            src_ip
                         <= x"C0A80004";
            dst_ip
96
            protocol
                        <= x"11"; --udp specific allow
97
                        <= x"0400";
            src_port
                         <= x"0400";
            dst_port
            data_ready <= '1';</pre>
100
            wait for clk_period;
101
            data_ready <= '0';</pre>
102
```

```
103
             wait for 2 * clk_period;
104
             fw_out_in <= "11"; -- (FCS ERROR)</pre>
             wait for clk_period;
             fw_out_in <= "00";
107
108
             -- Test 3: No match (default DENY) + valid FCS
109
             wait for clk_period;
110
                         <= x"C0A80032"; -- 192.168.0.50
111
             src_ip
                         <= x"C0A80064"; -- 192.168.0.100
             dst_ip
112
                         <= x"11";
                                           -- UDP (11)
113
             protocol
114
             src_port <= x"1388";</pre>
                                           -- 5000
             dst_port
                       <= x"0035";
                                           -- 53
115
             data_ready <= '1';</pre>
116
             wait for clk_period;
             data_ready <= '0';</pre>
118
119
             wait for 2 * clk_period;
120
             fw_out_in <= "10"; -- FCS OK</pre>
             wait for clk_period;
122
             fw_out_in <= "00";
123
124
             -- Test 4: Match rule 2 (ALLOW) + valid FCS
             wait for clk_period;
126
                     <= x"C0A8002C";
             src_ip
127
                         <= x"COA80004"; -- udp specific allow
128
             dst_ip
                         <= x"11";
             protocol
129
                         <= x"0400";
             src_port
130
                         <= x"0400";
             dst_port
131
             data_ready <= '1';</pre>
             wait for clk_period;
             data_ready <= '0';</pre>
134
135
             wait for 2 * clk_period;
             fw_out_in <= "10"; -- FCS OK</pre>
137
             wait for clk_period;
138
             fw_out_in <= "00";</pre>
139
      -- Test 5: Allow TCP general packet + valid FCS
141
            wait for clk_period;
142
                         <= x"C0A80103";
143
             src_ip
             dst_ip
                         <= x"C0A80104";
144
                         <= x"06"; -- tcp general allow
             protocol
145
                       <= x"1F90";
             src_port
146
                       <= x"0050";
147
             dst_port
             data_ready <= '1';</pre>
148
             wait for clk_period;
149
             data_ready <= '0';</pre>
150
151
             wait for 2 * clk_period;
             fw_out_in <= "10"; -- FCS OK</pre>
153
            wait for clk_period;
154
             fw_out_in <= "00";</pre>
155
```

## A.11 FIFO: async\_fifo.vhd

```
library IEEE;
   use IEEE.STD_LOGIC_1164.ALL;
   use IEEE.NUMERIC_STD.ALL;
   entity async_fifo is
5
6
       generic (
           FIFO_DEPTH : integer := 1522;
           PTR_WIDTH : integer := 11
8
       );
9
       port (
10
                           : in std_logic;
11
           reset
           wclk
                           : in std_logic;
                           : in std_logic;
13
           rclk
                           : in std_logic;
           write_enable
14
           write_data_in
                          : in std_logic_vector(7 downto 0);
15
           SOP
                           : in std_logic;
16
           EOP
17
                           : in std_logic;
           FW_RESULT
                           : in std_logic_vector(1 downto 0); -- (0) = send to
18
       real, (1) = valid
           fifo_occu_in
                           : out std_logic_vector(PTR_WIDTH - 1 downto 0);
19
           fifo_occu_out : out std_logic_vector(PTR_WIDTH - 1 downto 0);
                           : out std_logic_vector(7 downto 0);
21
           read_data_out
           dummy_data_out : out std_logic_vector(7 downto 0);
22
           fifo_full
                           : out std_logic;
23
           fifo_empty
                           : out std_logic
24
       );
25
   end async_fifo;
26
27
   architecture Behavioral of async_fifo is
29
       type memory_array is array (0 to FIFO_DEPTH - 1) of std_logic_vector(7
30
       downto 0);
       signal mem : memory_array := (others => (others => '0'));
31
32
       -- Pointers
33
       signal wptr_bin : std_logic_vector(PTR_WIDTH - 1 downto 0) := (others
34
       => 'O');
       signal rptr_bin : std_logic_vector(PTR_WIDTH - 1 downto 0) := (others
35
       => 'O');
       signal wptr_gray : std_logic_vector(PTR_WIDTH - 1 downto 0) := (others
36
       => 'O');
       signal rptr_gray : std_logic_vector(PTR_WIDTH - 1 downto 0) := (others
37
       => 'O');
```

```
38
       -- Sync
39
       signal rptr_gray_sync1, rptr_gray_sync2 : std_logic_vector(PTR_WIDTH -
40
       1 downto 0) := (others => '0');
       signal wptr_gray_sync1, wptr_gray_sync2 : std_logic_vector(PTR_WIDTH -
41
       1 downto 0) := (others => '0');
       -- Flags
43
       signal full_flag, empty_flag : std_logic := '0';
44
45
46
       -- Packet state
47
       signal packet_ready
                               : std_logic := '0';
       signal packet_result
                             : std_logic := '0'; -- 1: real output, 0: dummy
48
       signal packet_end_ptr : std_logic_vector(PTR_WIDTH - 1 downto 0) := (
49
      others => '0');
50
       signal reading
                               : std_logic := '0';
51
52
       -- Functions
53
       function bin2gray(bin : std_logic_vector) return std_logic_vector is
54
           variable gray : std_logic_vector(bin'range);
56
       begin
           gray(bin'high) := bin(bin'high);
57
           for i in bin'high - 1 downto bin'low loop
58
               gray(i) := bin(i+1) xor bin(i);
59
           end loop;
           return gray;
61
       end function;
62
63
       function gray2bin(gray : std_logic_vector) return std_logic_vector is
           variable bin : std_logic_vector(gray 'range);
       begin
66
           bin(bin'high) := gray(bin'high);
67
           for i in bin'high - 1 downto bin'low loop
               bin(i) := bin(i+1) xor gray(i);
69
           end loop;
70
           return bin;
71
       end function;
72
73
   begin
74
75
       -- WRITE
76
       process(wclk, reset)
77
       begin
78
           if reset = '1' then
               wptr_bin <= (others => '0');
80
               wptr_gray <= (others => '0');
81
           elsif rising_edge(wclk) then
82
               -- Handle end of packet (EOP)
               if EOP = '1' then
                    packet_end_ptr <= wptr_bin;</pre>
85
               end if;
86
87
```

```
-- Write operation occurs when SOP = '1' and write_enable is
88
       also '1'
                 if write_enable = '1' and full_flag = '0' then
89
                      mem(to_integer(unsigned(wptr_bin))) <= write_data_in;</pre>
90
                      wptr_bin <= std_logic_vector(unsigned(wptr_bin) + 1);</pre>
91
                      wptr_gray <= bin2gray(std_logic_vector(unsigned(wptr_bin)</pre>
92
       + 1));
                 end if;
93
             end if;
94
        end process;
95
97
        -- READ
        process(rclk, reset)
98
        begin
             if reset = '1' then
                 rptr_bin
                                     <= (others => '0');
101
                                     <= (others => '0');
                 rptr_gray
                                     <= 'O';
                 packet_ready
103
                                     <= '0';
                 packet_result
                                     <= '0';
                 reading
105
             elsif rising_edge(rclk) then
106
107
                 -- Accept FW_RESULT if a packet is waiting
                 if packet_ready = '0' and FW_RESULT(1) = '1' then
109
                      packet_ready <= '1';</pre>
                      packet_result <= FW_RESULT(0);</pre>
111
                      reading <= '1';
112
                 end if:
113
114
                 -- Read if allowed
116
                 if reading = '1' and empty_flag = '0' then
                      if packet_result = '1' then
117
                           read_data_out <= mem(to_integer(unsigned(rptr_bin)));</pre>
118
                      else
119
                           dummy_data_out <= mem(to_integer(unsigned(rptr_bin)));</pre>
120
                      end if;
121
122
                      rptr_bin <= std_logic_vector(unsigned(rptr_bin) + 1);</pre>
                      rptr_gray <= bin2gray(std_logic_vector(unsigned(rptr_bin)</pre>
124
       + 1));
125
                      -- End of packet reading
126
                      if rptr_bin = packet_end_ptr then
127
                           reading <= '0';</pre>
128
                           packet_ready <= '0';</pre>
                      end if;
130
                 end if;
131
             end if;
132
        end process;
133
        -- SYNC pointers
135
        process(wclk)
136
        begin
137
```

```
if rising_edge(wclk) then
138
                  rptr_gray_sync1 <= rptr_gray;</pre>
139
                  rptr_gray_sync2 <= rptr_gray_sync1;</pre>
140
             end if;
141
        end process;
142
143
        process(rclk)
144
        begin
145
             if rising_edge(rclk) then
146
                  wptr_gray_sync1 <= wptr_gray;</pre>
147
148
                  wptr_gray_sync2 <= wptr_gray_sync1;</pre>
149
             end if;
        end process;
150
151
        -- STATUS flags
        process(wptr_gray, rptr_gray_sync2, wptr_bin)
153
        begin
             if (bin2gray(std_logic_vector(unsigned(wptr_bin) + 1)) =
155
       rptr_gray_sync2) then
                 full_flag <= '1';
156
             else
                  full_flag <= '0';</pre>
158
             end if;
        end process;
160
161
        process(rptr_gray, wptr_gray_sync2)
162
        begin
163
             if rptr_gray = wptr_gray_sync2 then
164
                  empty_flag <= '1';</pre>
165
             else
                  empty_flag <= '0';</pre>
             end if;
168
        end process;
169
        -- OUTPUTS
171
        fifo_occu_in <= std_logic_vector(to_unsigned(to_integer(unsigned(</pre>
172
       wptr_bin)) - to_integer(unsigned(gray2bin(rptr_gray_sync2))), PTR_WIDTH
       ));
        fifo_occu_out <= std_logic_vector(to_unsigned(to_integer(unsigned(
173
       gray2bin(wptr_gray_sync2))) - to_integer(unsigned(rptr_bin)), PTR_WIDTH
       ));
        fifo_full
                        <= full_flag;
174
                        <= empty_flag;</pre>
175
        fifo_empty
    end Behavioral;
177
```

## A.12 FIFO testbench: async\_fifo\_tb.vhd

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
```

```
4
   entity async_fifo_tb is
5
   end async_fifo_tb;
   architecture behavior of async_fifo_tb is
8
9
       constant CLK_PERIOD : time := 10 ns;
11
       -- Component declaration
       component async_fifo is
13
14
           generic (
15
               FIFO_DEPTH : integer := 16;
               PTR_WIDTH : integer := 4
16
           );
17
18
           port (
               reset
                               : in std_logic;
19
               wclk
                               : in std_logic;
20
               rclk
                               : in std_logic;
21
               write_enable
                             : in std_logic;
22
               write_data_in : in std_logic_vector(7 downto 0);
23
               SOP
                               : in std_logic;
               EOP
                               : in std_logic;
25
               FW_RESULT
                               : in std_logic_vector(1 downto 0);
26
                               : out std_logic_vector(PTR_WIDTH - 1 downto 0);
               fifo_occu_in
27
               fifo_occu_out : out std_logic_vector(PTR_WIDTH - 1 downto 0);
28
               read_data_out : out std_logic_vector(7 downto 0);
29
               dummy_data_out : out std_logic_vector(7 downto 0);
30
               fifo_full
                               : out std_logic;
31
               fifo_empty
                               : out std_logic
32
           );
34
       end component;
35
       -- Signals
36
       signal reset
                              : std_logic := '1';
37
       signal wclk, rclk
                             : std_logic := '0';
38
                            : std_logic := '0';
       signal write_enable
39
       signal write_data_in : std_logic_vector(7 downto 0) := (others => '0'
40
      );
       signal SOP
                              : std_logic := '0';
41
       signal EOP
                              : std_logic := '0';
42
                              : std_logic_vector(1 downto 0) := (others => '0'
       signal FW_RESULT
43
      );
                              : std_logic_vector(3 downto 0);
       signal fifo_occu_in
44
       signal fifo_occu_out : std_logic_vector(3 downto 0);
45
                              : std_logic_vector(7 downto 0);
       signal read_data_out
46
       signal dummy_data_out : std_logic_vector(7 downto 0);
47
       signal fifo_full, fifo_empty : std_logic;
48
49
   begin
50
51
       -- Clock generation
52
       wclk_proc : process
53
       begin
54
```

```
while true loop
55
                 wclk <= '0';
56
                 wait for CLK_PERIOD/2;
57
                 wclk <= '1';
58
                 wait for CLK_PERIOD/2;
59
             end loop;
60
        end process;
61
62
        rclk_proc : process
63
        begin
64
             while true loop
66
                 rclk <= '0';
                 wait for CLK_PERIOD/2;
67
                 rclk <= '1';
68
                 wait for CLK_PERIOD/2;
             end loop;
70
        end process;
71
72
        -- DUT
73
        uut: async_fifo
74
            generic map (
                 FIFO_DEPTH => 16,
76
                 PTR_WIDTH => 4
77
78
            port map (
79
                 reset
                                  => reset,
                 wclk
                                  => wclk,
81
                 rclk
                                  => rclk,
82
                                 => write_enable,
                 write_enable
83
                 write_data_in => write_data_in,
                                  => SOP,
                 SOP
                 EOP
                                  => EOP,
86
                 FW_RESULT
                                 => FW_RESULT,
87
                 fifo_occu_in
                                 => fifo_occu_in,
                 fifo_occu_out => fifo_occu_out,
89
                 read_data_out => read_data_out,
90
                 dummy_data_out => dummy_data_out,
91
                 fifo_full
                                  => fifo_full,
                 fifo_empty
                                  => fifo_empty
93
            );
94
95
        -- Stimulus
        stim_proc : process
97
        begin
98
            wait for 20 ns;
            reset <= '0';
100
101
             -- First packet: valid, goes to real output
            SOP <= '1';
103
            write_enable <= '1';</pre>
            write_data_in <= x"AA";</pre>
105
            wait for CLK_PERIOD;
106
107
```

```
SOP <= '0';
108
             write_data_in <= x"BB";</pre>
109
             wait for CLK_PERIOD;
110
111
             write_data_in <= x"CC";</pre>
112
             EOP <= '1';
113
             wait for CLK_PERIOD;
115
             EOP <= '0';
116
             write_enable <= '0';</pre>
117
118
119
             wait for 40 ns;
120
             -- Firewall result: valid + accepted
121
             FW_RESULT <= "11";</pre>
123
             wait for 40 ns;
124
             -- Clear FW_RESULT
125
             FW_RESULT <= "00";
127
              -- Second packet: invalid, goes to dummy output
128
             SOP <= '1';
129
             write_enable <= '1';</pre>
130
             write_data_in <= x"11";</pre>
131
             wait for CLK_PERIOD;
132
             SOP <= '0';
134
             write_data_in <= x"22";</pre>
135
             wait for CLK_PERIOD;
136
138
             write_data_in <= x"33";</pre>
             EOP <= '1';
139
             wait for CLK_PERIOD;
140
             EOP <= '0';
142
             write_enable <= '0';</pre>
143
144
             wait for 40 ns;
146
              -- Firewall result: valid + rejected
147
             FW_RESULT <= "10";</pre>
148
149
             wait for 100 ns;
150
             wait;
151
         end process;
152
153
154
    end behavior;
```

### A.13 Full System: TopPackCheck.vhd

```
--Top Level Entity including: MAC_RX_CONTROL, Packet Analyzer, CheckRules,
       FIFO
2
   library IEEE;
3
   use IEEE.STD_LOGIC_1164.ALL;
4
   use IEEE.NUMERIC_STD.ALL;
   entity TopPackCheck is
7
       Port (
8
                           : in STD_LOGIC;
           rst
9
                           : in std_logic;
           clk
10
                           : in
                                 std_logic;
           reset
11
                           : in std_logic;
12
           valid
13
           data_in
                          : in std_logic_vector(7 downto 0);
     frame_length : in std_logic_vector(15 downto 0);
           fifo_write_enable : in STD_LOGIC;
15
                  : out STD_LOGIC_VECTOR(1 downto 0);
     fw_result
16
                         : out STD_LOGIC_VECTOR(7 downto 0);
           read_data
17
                         : out STD_LOGIC_VECTOR(7 downto 0)
18
           dummy_data
       );
19
   end TopPackCheck;
20
21
   architecture Behavioral of TopPackCheck is
23
24
       --signals between MAC_RX and FCS
25
       signal mac_rx_reset : std_logic;
26
       signal mac_rx_clk : std_logic;
27
       signal mac_rx_valid_1 : std_logic;
28
       signal mac_rx_start_of_frame : std_logic;
29
       signal mac_rx_end_of_frame : std_logic;
30
       signal mac_rx_data_out : std_logic_vector(7 downto 0);
31
       -- signals between FCS and MAC_RX_CONTROL
34
       signal fcs_error_signal : std_logic_vector(1 downto 0);
       --signal reset
                         : std_logic;
35
       --signal valid
                            : std_logic;
36
       signal fcs_last
                           : std_logic;
       signal fcs_first
                              : std_logic;
38
       signal fcs_data_out
                                : std_logic_vector(7 downto 0);
39
40
       -- signals between MAC_RX_CONTROL and PacketAnalyzer
41
       signal line_number
                           : STD_LOGIC_VECTOR(15 downto 0);
42
       signal fw_out
                              : STD_LOGIC_VECTOR(1 downto 0);
43
                              : STD_LOGIC_VECTOR(7 downto 0);
44
       signal data_in_1
45
       signal mac_end
                         : std_logic;
       signal mac_start
                            : std_logic;
46
                         : STD_LOGIC_VECTOR(7 downto 0);
       signal mac_rxd
47
                            : std_logic;
       signal mac_rx_valid
       signal mac_rx_last : std_logic;
signal mac_rx_err : std_logic_vector(1 downto 0);
49
50
51
```

```
-- PacketAnalyzer -> CheckRules
52
       signal src_ip_sig
                            : STD_LOGIC_VECTOR(31 downto 0);
53
                             : STD_LOGIC_VECTOR(31 downto 0);
       signal dst_ip_sig
54
       signal protocol_sig : STD_LOGIC_VECTOR(7 downto 0);
       signal src_port_sig : STD_LOGIC_VECTOR(15 downto 0);
56
       signal dst_port_sig : STD_LOGIC_VECTOR(15 downto 0);
57
       signal data_ready_sig : STD_LOGIC;
       signal fw_out_sig
                            : STD_LOGIC_VECTOR(1 downto 0); -- Output from
59
      PacketAnalyzer
60
61
       -- PacketAnalyzer -> FIFO
62
       signal fifo_data
                             : STD_LOGIC_VECTOR(7 downto 0);
       signal fifo_sof
                              : STD_LOGIC;
63
       signal fifo_eof
                              : STD_LOGIC;
64
       -- FIFO -> Top level
66
       signal fifo_read_data_out : STD_LOGIC_VECTOR(7 downto 0);
67
       signal fifo_dummy_data_out : STD_LOGIC_VECTOR(7 downto 0);
68
69
      -- Internal firewall result signal
70
                                   : STD_LOGIC_VECTOR(1 downto 0);
      signal fw_result_sig
71
72
   begin
73
74
       mac_rx : entity work.MAC_RX
75
76
        port map (
           GMII_RX_CLK
                           => clk,
77
                           => data_in,
           GMII_RXD
78
                           => valid,
           GMII_RX_DV
79
           GMII_RX_RESET => reset,
81
           TOTAL_LENGTH
                           => frame_length,
82
83
           MAC_RX_RESET
                           => mac_rx_reset,
           MAC_RX_CLK
                           => mac_rx_clk,
85
           MAC_RX_VALID
                           => mac_rx_valid_1,
86
           MAC_RX_FIRST
                           => mac_rx_start_of_frame,
87
           MAC_RX_LAST
                           => mac_rx_end_of_frame,
           MAC_RXD
                           => mac_rx_data_out
89
          );
90
91
       fcs_inst : entity work.fcs
        port map (
93
                           => mac_rx_clk,
           clk
94
                           => mac_rx_reset,
           reset
95
           valid
                         => mac_rx_valid_1,
96
           start_of_frame => mac_rx_start_of_frame,
97
           end_of_frame => mac_rx_end_of_frame,
98
           data_in
                           => mac_rx_data_out,
99
                           => fcs_error_signal,
           fcs_error
101
           last_of_frame => fcs_last,
           first_of_frame => fcs_first,
103
```

```
104
            data_out
                             => fcs_data_out
           );
106
        -- MAC_RX_CONTROL instance
        MAC_RX_CONTROL_inst : entity work.MAC_RX_CONTROL
108
            port map (
109
                 MAC_RX_CLK
                                 => clk,
110
                 MAC_RXD
                                 => fcs_data_out,
111
                 MAC_RX_VALID
                                 => fcs_first,
112
                 MAC_RX_LAST
                                 => fcs_last,
113
114
                 MAC_RX_ERR
                                 => fcs_error_signal,
115
                 LINE_NUMBER
                                 => line_number,
116
                                 => data_in_1,
                 DATA
117
                                 => fw_out,
                 FW_OUT
                                                             -- now 2-bit
119
                 START_OF_FRAME => mac_start,
                 END_OF_FRAME
                                 => mac_end
120
            );
121
        -- PacketAnalyzer instance
123
        PacketAnalyzer_inst : entity work.PacketAnalyzer
124
125
            port map (
                 mac_rx_clk
                                  => clk,
                                  => line_number,
                 line_number
127
                 data_fw
                                  => data_in_1,
128
129
                 start_of_frame => mac_start,
                 end_of_frame
                                  => mac_end,
130
                                                            -- 2-bit input from
                 fw_out
                                  => fw_out,
131
       MAC_RX_CONTROL
                 source_ip
                                  => src_ip_sig,
                                  => dst_ip_sig,
                 dest_ip
134
                                  => src_port_sig,
                 source_port
135
                                  => dst_port_sig,
                 dest_port
                 protocol
                                  => protocol_sig,
137
                                  => data_ready_sig,
                 data_ready
138
                                  => fw_out_sig,
                 fw_out_check
                                                            -- 2-bit output to
139
       CheckRules
                 fifo_data
                                  => fifo_data,
140
                 fifo_sof
                                  => fifo_sof,
141
                                  => fifo_eof
                 fifo_eof
142
            );
143
144
        -- CheckRules instance
145
        CheckRules_inst : entity work.CheckRules
146
            port map (
147
                 clk
                              => clk,
148
                 rst
                              => rst,
149
                 data_ready => data_ready_sig,
150
                 src_ip
                              => src_ip_sig,
                              => dst_ip_sig,
                 dst_ip
152
                             => protocol_sig,
                 protocol
153
                              => src_port_sig,
154
                 src_port
```

```
dst_port
                              => dst_port_sig,
155
                 fw_out_in
                              => fw_out_sig,
                                                            -- input from
156
       PacketAnalyzer
                 fw_result
                            => fw_result_sig
157
            );
158
159
        -- FIFO instance
        FIFO_inst : entity work.async_fifo
161
            port map (
162
                 reset
                                 => rst,
163
                 wclk
                                 => clk,
                 rclk
                                 => clk,
165
          write_enable => fifo_write_enable,
166
                 write_data_in => fifo_data,
167
                                 => fifo_sof,
                 SOP
                 EOP
                                 => fifo_eof,
169
                 FW_RESULT
                                 => fw_result_sig,
170
                 fifo_occu_in
                                 => open,
171
                 fifo_occu_out => open,
                 read_data_out => fifo_read_data_out,
173
                 dummy_data_out => fifo_dummy_data_out,
                                => open,
                 fifo_full
175
                 fifo_empty
                                => open
176
            );
177
178
        -- Top-level outputs
179
        read_data <= fifo_read_data_out;
180
        dummy_data <= fifo_dummy_data_out;</pre>
181
        fw_result <= fw_result_sig;</pre>
182
   end Behavioral;
```

#### A.14 Full System testbench: tb\_TopPackCheck.vhd

```
-- Testbench for the Top Level Entity: sending a packet with the rule "
      allow" and FCS correct --> fw_result should output: 11
  -- Firewall table in CheckRules block is:
3
4
     -- (x"COA80101", x"COA80102", x"06", x"1F90", x"0050", '0'), -- block
5
     -- (x"0A000001", x"0A000002", x"11", x"04D2", x"0035", ^{1}1'), -- allow
      -- (x"C0A8002C", x"C0A80004", x"11", x"0400", x"0400", ^{'}1^{'}) -- allow
      --> THIS IS THE PACKET WE ARE TESTING IN THIS TESTBENCH
  -- To test different packets, change the fields of src ip, dest ip,
      protocol, src port, dst port in the packet
10
11
  library IEEE;
12
  use IEEE.STD_LOGIC_1164.ALL;
13
use IEEE.NUMERIC_STD.ALL;
```

```
15
   entity tb_TopPackCheck is
16
   end tb_TopPackCheck;
17
18
   architecture Behavioral of tb_TopPackCheck is
19
20
       component TopPackCheck
21
           Port (
22
                             : in STD_LOGIC;
                rst
23
         clk
                          : in std_logic;
24
                reset
                                : in std_logic;
                valid
                                : in std_logic;
26
                data_in
                                : in std_logic_vector(7 downto 0);
27
         frame_length : in std_logic_vector(15 downto 0);
         fifo_write_enable : in std_logic;
         fw_result : out STD_LOGIC_VECTOR(1 downto 0);
read_data : out STD_LOGIC_VECTOR(7 downto 0);
30
31
                dummy_data : out STD_LOGIC_VECTOR(7 downto 0)
32
           );
33
       end component;
34
35
     signal clk
                             : std_logic := '0';
36
     signal reset
                             : std_logic := '1';
37
                             : std_logic := '0';
     signal valid
38
                            : std_logic_vector(7 downto 0) := (others => '0');
     signal data_in
39
                                   : std_logic_vector(15 downto 0) := (others =>
     signal frame_length
40
       '0');
                             : STD_LOGIC_VECTOR(1 downto 0);
     signal fw_result
41
     signal rst
                             : std_logic := '0';
42
     signal fifo_write_enable : STD_LOGIC := '0';
     signal read_data : STD_LOGIC_VECTOR(7 downto 0);
signal dummy_data : STD_LOGIC_VECTOR(7 downto 0);
45
                                   : std_logic_vector(1 downto 0);
     --signal fcs_error_signal
46
     -- Clock generation
48
     constant clk_period : time := 10 ns;
49
     signal done : boolean := false;
50
51
     -- Frame to test (72 bytes = 8 preamble + 60 dati + 4 CRC)
52
     type frame_array is array (0 to 71) of std_logic_vector(7 downto 0);
53
     constant test_frame : frame_array := (
54
     x"55", x"55", x"55", x"55", x"55", x"55", x"55", x"D5", --preamble
           x"00", x"10", x"A4", x"7B", x"EA", x"80", -- Dest MAC
56
           x"00" , x"12" , x"34" , x"56" , x"78" , x"90" , -- Src MAC
57
           x"08", x"00",
                                                          -- EtherType: IPv4
           x"45", x"00", x"00", x"2E", x"B3", x"FE", x"00", x"00", x"80", --
59
      IP header start
           x"11",
                                                           -- Byte 23: Protocol (
60
      UDP = 17 = x"11")
           x"05", x"40",
                                                          -- Checksum etc.
           x"CO", x"A8", x"OO", x"2C",
                                                          -- src ip:
62
           x"CO", x"A8", x"OO", x"O4",
                                                          -- dst ip:
63
           x"04", x"00",
                                                          -- src port:
64
```

```
x"04", x"00",
                                                           -- dst port:
65
            x"00", x"1A", x"2D", x"E8",
                                                           -- Payload...
66
            x"00", x"01", x"02", x"03", x"04", x"05", x"06", x"07",
67
            x"08", x"09", x"0A", x"0B", x"0C", x"0D", x"0E", x"0F",
68
            x"10", x"11",
                                                           -- More payload
69
            x"E6", x"C5", x"3D", x"B2"
                                                           -- FCS
70
        );
71
72
   begin
73
74
      -- Instantiate the TopPackCheck module
75
76
      uut: TopPackCheck
        port map (
77
                           => rst,
          rst
                           => clk,
          clk
          reset
                           => reset,
80
          valid
                           => valid,
81
          data_in
                          => data_in,
82
          frame_length
                         => frame_length,
83
          fifo_write_enable => fifo_write_enable,
84
          fw_result
                         => fw_result,
85
                           => read_data,
86
          read_data
          dummy_data
                           => dummy_data
87
                                    => fcs_error_signal
          --fcs_error_signal
88
        );
89
      -- Clock generation process
91
      clk_process : process
92
      begin
93
        while not done loop
          clk <= '0';
          wait for clk_period / 2;
96
          clk <= '1';
97
          wait for clk_period / 2;
        end loop;
99
        wait;
100
      end process;
101
      -- Stimulus process
103
      stimulus : process
104
      begin
        wait for 20 ns;
        reset <= '0';
107
        rst <= '0';
108
        wait for 20 ns;
109
        frame_length <= std_logic_vector(to_unsigned(test_frame'length, 16));</pre>
        valid <= '1';</pre>
111
          for i in 0 to (test_frame'length - 1) loop
112
          data_in <= test_frame(i);</pre>
113
          wait for clk_period;
          if i = 1 then
115
      fifo_write_enable <= '1';
116
          end if;
117
```

```
if i = (test_frame'length - 1) then
118
        valid <= '0';</pre>
119
      end if;
120
121
122
        end loop;
        wait for clk_period;
123
        reset <= '1';
        wait for clk_period;
125
126
        reset <='0';
127
        wait for clk_period;
128
        fifo_write_enable <= '0';
129
        wait for 800 ns;
130
        done <= true;</pre>
131
        wait;
133
      end process;
134
    end Behavioral;
```

# **B** Contributions

| Section                       | Name             |
|-------------------------------|------------------|
| Introduction 1                | Gea Staropoli    |
| Overview 2                    | Edoardo Santucci |
| Block specification 3         | Everyone         |
| Block description 4           | Everyone         |
| Simulation and verification 5 | Everyone         |
| Firewall System 6             | Felix Hell       |
| Conclusions 7                 | Gea Staropoli    |
|                               |                  |

Table 8: Contributions

For the sections titled "Block Specification" 3, "Block Description" 4, and "Simulation and verification" 5, each team member has contributed by writing and working on a specific block. The division of these blocks is detailed below.

| Block                           | Name             |
|---------------------------------|------------------|
| GMII to MAC (3.1,4.1, 5.1)      | Felix Hell       |
| FCS (3.2,4.2, 5.2)              | Gea Staropoli    |
| MAC RX Control (3.3,4.3, 5.3)   | Gea Staropoli    |
| Packet Analyzer $(3.4,4.4,5.4)$ | Edoardo Santucci |
| Check Rules $(3.5, 4.5, 5.5)$   | Edoardo Santucci |
| FIFO (3.6,4.6, 5.6)             | Felix Hell       |

Table 9: Block division