

# Applications Note: AN\_SY8032E High Efficiency 1MHz, 2.5A Continuous, 3A Peak, Synchronous Step Down Regulator

### **General Description**

The SY8032E is a high-efficiency, high frequency synchronous step-down DC-DC regulator IC capable of delivering up to 2.5A output current. The SY8032E operates over a wide input voltage range from 2.7V to 5.5V and integrate main switch and synchronous switch with very low  $R_{\rm DS(ON)}$  to minimize the conduction loss.

Low output voltage ripple and small external inductor and capacitor sizes are achieved with greater than 1MHz switching frequency.

### **Ordering Information**



| Г | _ | _ | - | , |   |  | - |  |  |
|---|---|---|---|---|---|--|---|--|--|
|   |   |   |   |   |   |  |   |  |  |
|   |   |   |   |   |   |  |   |  |  |
|   |   | • |   |   | _ |  |   |  |  |

| Ordering Number | Package type | Note <sup>①</sup> |
|-----------------|--------------|-------------------|
| SY8032EABC      | SOT23-6      |                   |

### **Features**

- Low R<sub>DS(ON)</sub> for internal switches (top/bottom):100mΩ/80mΩ,2.5A
- 2.7-5.5V input voltage range
- 2.5A continuous, 3A peak load current capability
- High switching frequency minimizes the external components: 1MHz
- CCM only operation
- Internal softstart limits the inrush current
- 100% dropout operation
- RoHS Compliant and Halogen Free
- Compact package: SOT23-6. Other packages are available upon requests

## **Applications**

- LCD TV
- Set Top Box
- Net PC
- Mini-Notebook PC
- Access Point Router

# **Typical Applications**



Figure 1.Schematic diagram



Figure 2. Efficiency vs Load Current

SY8032E Rev. 0.9A Silergy Corp. Confidential- Prepared for Customer Use Only 殷先生:13380368939 QQ:2107076469



## Pinout (top view)



Top Mark: MBxyz (device code: MB, x=year code, y=week code, z=lot number code)

| Top Mark Medy (device code, MB, w year code, y week code, y to miniocr code) |            |                                                                              |  |  |  |  |  |
|------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------|--|--|--|--|--|
| Pin Name                                                                     | Pin Number | Pin Description                                                              |  |  |  |  |  |
| EN                                                                           | 1          | Enable control. Pull high to turn on. Do not float.                          |  |  |  |  |  |
| GND                                                                          | 2          | Ground pin                                                                   |  |  |  |  |  |
| LX                                                                           | 3          | Inductor pin. Connect this pin to the switching node of inductor.            |  |  |  |  |  |
| IN                                                                           | 4          | Input pin. Decouple this pin to GND pin with at least 10uF ceramic cap.      |  |  |  |  |  |
| PG                                                                           | 5          | Power good indicator (Open drain output). Low if the output < 90% of         |  |  |  |  |  |
|                                                                              |            | regulation voltage; High otherwise. Connect a pull-up resistor to the input. |  |  |  |  |  |
| FB                                                                           | 6          | Output Feedback Pin. Connect this pin to the center point of the output      |  |  |  |  |  |
|                                                                              |            | resistor divider (as shown in Figure 1) to program the output voltage:       |  |  |  |  |  |
|                                                                              |            | Vout= $0.6*(1+R_1/R_2)$ .                                                    |  |  |  |  |  |

# Absolute Maximum Ratings (Note 1)

| Supply Input Voltage                  | 6.0V            |
|---------------------------------------|-----------------|
| Enable, FB Voltage                    | $V_{IN} + 0.6V$ |
| Power Dissipation, PD @ TA = 25°C,    |                 |
| SOT23-6                               | 0.6W            |
| Package Thermal Resistance (Note 2)   |                 |
| heta JA                               | 140°C/W         |
| heta JC                               | 70°C/W          |
| Junction Temperature Range            | 150°C           |
| Lead Temperature (Soldering, 10 sec.) | 260°C           |
| Storage Temperature Range             |                 |
|                                       |                 |

# **Recommended Operating Conditions** (Note 3)

| Suppl  | y Input Voltagey Input Voltage | 2.7V to 5.5V           |
|--------|--------------------------------|------------------------|
| Juncti | ion Temperature Range          | <b>-</b> 40°C to 125°C |
| Ambi   | ent Temperature Range          | <b>-</b> 40°C to 85°C  |

SY8032E Rev. 0.9A Silergy Corp. Confidential- Prepared for Customer Use Only 殷先生:13380368939 QQ:2107076469

3



### **Electrical Characteristics**

 $(V_{IN} = 5V, V_{OUT} = 2.5V, L = 2.2uH, C_{OUT} = 10uF, T_A = 25^{\circ}C, unless otherwise specified)$ 

| Parameter                  | Symbol                             | Test Conditions         | Min   | Тур | Max   | Unit       |
|----------------------------|------------------------------------|-------------------------|-------|-----|-------|------------|
| Input Voltage Range        | $V_{\rm IN}$                       |                         | 2.7   |     | 5.5   | V          |
| Shutdown Current           | $I_{SHDN}$                         | EN=0                    |       | 0.1 | 1     | μΑ         |
| Feedback Reference Voltage | $V_{REF}$                          |                         | 0.588 | 0.6 | 0.612 | V          |
| FB Input Current           | $I_{FB}$                           | $V_{FB}=V_{IN}$         | -50   |     | 50    | nA         |
| PFET RON                   | $R_{DS(ON),P}$                     |                         |       | 100 |       | m $\Omega$ |
| NFET RON                   | R <sub>DS(ON)</sub> , <sub>N</sub> |                         |       | 80  |       | mΩ         |
| PFET Current Limit         | $I_{LIM}$                          |                         | 3.5   |     |       | Α          |
| EN rising threshold        | $V_{\rm ENH}$                      |                         | 1.5   |     |       | V          |
| EN falling threshold       | $V_{ m ENL}$                       |                         |       |     | 0.4   | V          |
| Input UVLO threshold       | $V_{UVLO}$                         |                         |       |     | 2.7   | V          |
| UVLO hysteresis            | $V_{HYS}$                          |                         |       | 0.1 |       | V          |
| Oscillator Frequency       | Fosc                               | I <sub>OUT</sub> =500mA |       | 1   |       | MHz        |
| Min ON Time                |                                    |                         |       | 90  |       | ns         |
| Max Duty Cycle             |                                    |                         | 100   |     |       | %          |
| Thermal Shutdown           | $T_{SD}$                           |                         |       | 160 |       | °C         |
| Temperature                |                                    |                         |       |     |       |            |

**Note 1**: Stresses beyond "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\theta$  JA is measured in the natural convection at TA = 25°C on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Pin 2 of SOT23-6 packages is the case position for  $\theta$  JC measurement.

Note 3: The device is not guaranteed to function outside its operating conditions.

殷先生: 13380368939 QQ: 2107076469



# **Function Block**





## **Typical Performance Characteristics**

















 $(V_{IN}=5.0V, V_{OUT}=1.8V, I_{LOAD}=2.5A)$ 



Time (400ns/div)

Startup from VIN  $(V_{IN}=5.0V, V_{OUT}=1.8V, I_{LOAD}=2.5A)$ 



Time (1ms/div)

Shutdown from VIN (V<sub>IN</sub>=5.0V, V<sub>OUT</sub>=1.8V,I<sub>LOAD</sub>=2.5A)



Time (100us/div)

Startup from Enable (V<sub>IN</sub>=5.0V, V<sub>OUT</sub>=1.8V,I<sub>LOAD</sub>=2.5A)



Time (1ms/div)

Shutdown from Enable (V<sub>IN</sub>=5.0V, V<sub>OUT</sub>=1.8V,I<sub>LOAD</sub>=2.5A)



Time (100us/div)





Hard Short Protection ( $V_{IN}$ =5.0V, $V_{OUT}$ =1.8V,Null Load To Short)



Time (1ms/div)

Hard Short Protection ( $V_{IN}$ =5.0V, $V_{OUT}$ =1.8V,2.5A to Short)



Time (1ms/div)

Load Transient ( $V_{IN}$ =5.0V,  $V_{OUT}$ =1.8V, $I_{LOAD}$ =0.25-2.5A)



Time (100µs/div)

Load Transient (V<sub>IN</sub>=5.0V, V<sub>OUT</sub>=1.8V,I<sub>LOAD</sub>=0-1.25A)



Time (100µs/div)



### **Operation**

SY8032E is a synchronous buck regulator IC that integrates the PWM control, top and bottom switches on the same die to minimize the switching transition loss and conduction loss. With ultra low  $R_{\rm DS(ON)}$  power switches and proprietary PWM control, this regulator IC can achieve the highest efficiency and the highest switch frequency simultaneously to minimize the external inductor and capacitor size, and thus achieving the minimum solution footprint.

### **Applications Information**

Because of the high integration in the SY8032E IC, the application circuit based on this regulator IC is rather simple. Only input capacitor  $C_{\rm IN}$ , output capacitor  $C_{\rm OUT}$ , output inductor L and feedback resistors (R1 and R2) need to be selected for the targeted applications specifications.

#### Feedback resistor dividers R1 and R2:

Choose R1 and R2 to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both R1 and R2. A value of between 10k and 200k is highly recommended for R2. If R2=100k is chosen, then R1 can be calculated to be:

$$R_1 = \frac{(V_{OUT} - 0.6 \, V) \cdot R_2}{0.6 V}$$

#### Input capacitor C<sub>IN</sub>:

With the maximum load current at 1.2A, the maximum ripple current through input capacitor is about 0.6Arms. A typical X7R or better grade ceramic capacitor with 6V rating and greater than 4.7uF capacitance can handle this ripple current well. To minimize the potential noise problem, place this ceramic capacitor really close to the IN and GND pins. Care should be taken to minimize the loop area formed by  $C_{\rm IN}$ , and IN/GND pins.

### Output capacitor C<sub>OUT</sub>:

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use X7R or better grade ceramic capacitor with 6V rating and greater than 4.7uF capacitance.

#### **Output inductor L:**

There are several considerations in choosing this inductor.

 Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum output current. The inductance is calculated as:

$$L = \frac{V_{\text{OUT}}(1 - V_{\text{OUT}}/V_{\text{IN,MAX}})}{F_{\text{SW}} \times I_{\text{OUT,MAX}} \times 40\%}$$

where Fsw is the switching frequency and  $I_{OUT,MAX}$  is the maximum load current.

The SY8032E regulator IC is quite tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

 The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions.

$$I_{\text{SAT, MIN}} > I_{\text{OUT, MAX}} + \frac{V_{\text{OUT}}(1\text{-}V_{\text{OUT}}/V_{\text{IN,MAX}})}{2 \cdot F_{\text{SW}} \cdot L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR $<50m\Omega$  to achieve a good overall efficiency.

#### **Layout Design:**

The layout design of SY8032E regulator is relatively simple. For the best efficiency and minimum noise problems, we should place the following components close to the IC:  $C_{\rm IN}$ , L, R1 and R2.

- 1) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable.
- 2)  $C_{IN}$  must be close to Pins IN and GND. The loop area formed by  $C_{IN}$  and GND must be minimized.
- 3) The PCB copper area associated with LX pin must be minimized to avoid the potential noise problem.
- 4) The components R1 and R2, and the trace connecting to the FB pin must NOT be adjacent to the LX net on the PCB layout to avoid the noise problem.
- 5) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the IN pin is connected directly to a power source such as a LiIon battery, it is desirable to add a pull down  $1M\Omega$  resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator at shutdown mode.

#### **Load Transient Considerations:**

The SY8032E regulator IC integrates the compensation components to achieve good stability and fast transient responses. In some applications, adding a 22pF ceramic cap in parallel with R1 may further speed up the load transient responses and is thus recommended for applications with large load transient step requirements.



## SOT23-6 Package outline & PCB layout design



Notes: All dimensions are in millimeters.

All dimensions don't include mold flash & metal burr.



## SOT23-6 Package outline & PCB layout design



Notes: All dimensions are in millimeters.

All dimensions don't include mold flash & metal burr.



# **Taping & Reel Specification**

### 1. Taping orientation

SOT23-6



Feeding direction ----

## 2. Carrier Tape & Reel specification for packages



| Package<br>types | Tape<br>width<br>(mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Reel<br>width(mm) | Trailer<br>length(mm) | Leader length (mm) | Qty per<br>reel |
|------------------|-----------------------|---------------------|---------------------|-------------------|-----------------------|--------------------|-----------------|
| SOT23-6          | 8                     | 4                   | 7''                 | 8.4               | 280                   | 160                | 3000            |

### 3. Others: NA