

#### High Efficiency, 16V/20A Synchronous Step Down Regulator

#### **General Description**

The SY81020 is a high-efficiency synchronous stepdown DC-DC regulator featuring internal power and synchronous rectifier switches capable of delivering 20A of continuous output current over a wide input voltage range, from as low as 2.9V up to 16V. The output voltage is adjustable from 0.6V to 5.5V.

Silergy's proprietary Instant-PWM<sup>TM</sup> fast-response, constant-on-time (COT) PWM control method supports high input/output voltage ratios (low duty cycles) and responds to load transients within ~100ns while maintaining a near-constant operating frequency over line, load and output voltage ranges. This control method provides stable operation without complex compensation, even with low ESR ceramic output capacitors.

The stable internal reference ( $V_{REF}$ ) provides  $\pm 1\%$  accuracy over  $T_J$ = -40°C to 125°C, and the differential input sense configuration allows the feedback sensing at the most relevant load point.

Internal  $7.5 m\Omega$  power and  $2.4 m\Omega$  synchronous rectifier switches provide excellent efficiency for a wide range of applications, especially for low output voltages and low duty cycles. Cycle-by-cycle current limit, input under-voltage lock-out, internal soft-start, output under- and over-voltage protection, and thermal shutdown provide safe operation in all operating conditions.

The SY81020 is available in a compact QFN3x4 package.

### Ordering Information



| Ordering Number | Package type | Note |
|-----------------|--------------|------|
| SY81020VDC      | QFN3×4-19    |      |

#### **Features**

- Wide Input Voltage Range:
  - 2.9V to 16V if VCC is Supplied by External Source
  - 3.6V to 16V if VCC is Supplied by VIN
- Internal  $7.5m\Omega$  Power Switch and  $2.4m\Omega$  Synchronous Rectifier
- Accurate Feedback Set Point: 0.6V ±1%
- Differential Remote Sense
- Fast Transient Response
- 600kHz, 800kHz and 1000kHz Operating Frequency
- Selectable Automatic High-efficiency Discontinuous Operating Mode at Light Loads
- Programmable Valley Current Limit
- Reliable Built-in Protections:
  - Automatic Recovery for Input Undervoltage (UVLO), Output Under-voltage (UVP) and Over-temperature (OTP)
     Conditions
  - Cycle-by-cycle Valley and Peak Current Limit (OCP)
  - Cycle-by-cycle Reverse Current Limit
- Internal and Adjustable Soft-start to Limits Inrush Current
- Smooth Pre-biased Startup
- Power Good Output Monitor for Under-voltage and Over-voltage

#### **Applications**

- · Telecom and Networking Systems
- Servers
- High Power Access Points
- Storage Systems
- Cellular Base Stations



## **Typical Application**



Figure 1. Typical Application Circuit

Figure 2. Efficiency vs. Load Current

## **Pinout (top view)**



Top Mark: DBAxyz (Device code: DBA, x=year code, y=week code, z= lot number code)

|   | Pin No | Pin<br>Name | Pin Description                                                                                                                                                                                                                                             |  |  |  |
|---|--------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|   |        | AGND        | Analog ground.                                                                                                                                                                                                                                              |  |  |  |
| • | © 2    | ILMT        | Bottom MOSFET current limit set pin. Connect a resistor to AGND to set the inductor valley current limit value.                                                                                                                                             |  |  |  |
| C | 3      | MODE        | Operation mode selection. Program MODE to select FCCM/PFM, and the operating switching frequency.                                                                                                                                                           |  |  |  |
|   | 4      | SS          | External soft-start Voltage pin. Soft-start time can be adjusted by adding an appropriate external capacitor between this pin and AGND pin. IC actual soft-start time is determined by the slower ramp between internal SS voltage and external SS voltage. |  |  |  |
|   | 5      | GNDS        | Remote sense negative input. Connect this pin directly to the negative side of the voltage sense point. Short to GND if remote sense is not used.                                                                                                           |  |  |  |
|   | 6      | FBS         | Remote sense positive input. Connect to the center point of resistor divider.                                                                                                                                                                               |  |  |  |
|   | 7      | EN          | Enable pin. Pull low to disable the device and pull high to enable the device. Can be used to set the input voltage on and off threshold (adjust UVLO) by using two additional resistors. Do not leave this pin floating.                                   |  |  |  |



| 8                                                                       | PG  | Power good Indicator. Open drain output when the output voltage is within 92.5% to 120% of regulation point.                                                                                                                                                                                                                                                      |
|-------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9, 18                                                                   | IN  | Input pin. Decouple this pin to GND pin with at least a 30μF ceramic capacitor.                                                                                                                                                                                                                                                                                   |
| 10, 11, 12,<br>13, 14, 15                                               | GND | Power GND.                                                                                                                                                                                                                                                                                                                                                        |
| 16                                                                      | VCC | Internal 3.3V LDO output. Power supply for internal analog circuits and driving circuits. Decouple this pin to GND with at least a 1µF ceramic capacitor. Make one good Kelvin connection from AGND to VCC capacitor GND connection. Use short, direct connections and avoid the use of vias. May be driven by an external bias supply. See Detailed Description. |
| 17                                                                      | LX  | Inductor pin. Connect this pin to the switching node of inductor.                                                                                                                                                                                                                                                                                                 |
| BS Boot-strap pin. Supply high side gate driver. the BS and the LX pin. |     | Boot-strap pin. Supply high side gate driver. Connect a 0.1µF ceramic capacitor between the BS and the LX pin.                                                                                                                                                                                                                                                    |

## **Block Diagram**



Figure 3. Block Diagram

## **Absolute Maximum Ratings** (Note 1)

| Supply Input Voltage                                    |                                |
|---------------------------------------------------------|--------------------------------|
| 1LMT, SS                                                | 0.3V to 4V                     |
| EN, MODE, LX Voltage                                    | 0.3V to $V_{IN}$ +0.3V         |
| Dynamic LX Voltage in 25ns Duration                     | GND-5V to $V_{IN}$ +5V         |
| BS                                                      | $V_{LX}$ -0.3V to $V_{LX}$ +4V |
| FBS, GNDS, AGND, VCC, PG Voltage                        |                                |
| Maximum Power Dissipation, PD, MAX @ TA=25°C, QFN3×4-19 | 4.2W                           |
| Package Thermal Resistance (Note2)                      |                                |
| $\theta_{\mathrm{JA}}$                                  | 24°C/W                         |
| $	heta_{	ext{JC}}$                                      | 4.5°C/W                        |
| Junction Temperature Range                              |                                |
| Lead Temperature (Soldering, 10 sec.)                   | 260°C                          |
| Storage Temperature Range                               |                                |



# **Recommended Operating Conditions** (Note 3)

| Supply Input Voltage          | 2.9V to 16V          |
|-------------------------------|----------------------|
| Output Voltage                | 0.6V to 5.5V         |
| VCC Bias External Voltage     | 3.12V to 3.6V        |
| EN Supply Voltage             | $0V$ to $V_{\rm IN}$ |
| Maximum Output Current        | 20A                  |
| Maximum Output Current Limit  | 24A                  |
| Maximum Inductor Peak Current | 28A                  |
| Junction Temperature Range    |                      |

#### **Electrical Characteristics**

 $(V_{IN} = 12V, T_J = -40$ °C to +125°C. Typical values are at  $T_J = 25$ °C, unless otherwise specified. The values are guaranteed by test, design or statistical correlation)

| Parameter                           | Symbol                | Test Conditions                                         | Min   | Тур   | Max   | Unit       |
|-------------------------------------|-----------------------|---------------------------------------------------------|-------|-------|-------|------------|
| Input Voltage Range                 | V <sub>IN</sub>       | 100                                                     | 2.9   |       | 16    | V          |
| Output Voltage Range                | V <sub>OUT</sub>      | X .                                                     | 0.6   |       | 5.5   | V          |
| Input UVLO Rising<br>Threshold      | V <sub>IN,UVLO</sub>  |                                                         | 2.6   | 2.75  | 2.9   | V          |
| Input UVLO Hysteresis               | $V_{\rm IN,HYS}$      |                                                         |       | 200   |       | mV         |
| VCC UVLO Rising<br>Threshold        | V <sub>VCC,UVLO</sub> |                                                         |       |       | 2.5   | V          |
| VCC UVLO Hysteresis                 | V <sub>VCC,HYS</sub>  | <b>**</b>                                               |       | 100   |       | mV         |
| VCC Regulator Output<br>Voltage     | V <sub>CC</sub>       | I <sub>VCC</sub> =0mA                                   | 3.15  | 3.3   | 3.45  | V          |
| VCC Load Regulation                 | V <sub>CC,REG</sub>   | I <sub>VCC</sub> =25mA                                  |       | 1.4   |       | $V_{CC}$   |
| Quiescent Current                   | $I_Q$                 | $V_{EN}$ =2V, $V_{FBS}$ = 0.65V, PFM mode, No Switching |       | 550   | 850   | μΑ         |
| Shutdown Current                    | I <sub>SHDN</sub>     | $V_{EN}=0V$ , $T_{J}=25$ °C                             |       | 2     | 5     | μΑ         |
| Feedback Reference<br>Voltage       | $V_{REF}$             | -40°C <t<sub>J&lt; 125°C</t<sub>                        | 0.594 | 0.600 | 0.606 | V          |
| Error Amplifier Offset              | $V_{OS}$              | (Note 4)                                                | -3    |       | 3     | mV         |
| FBS Input Current                   | $I_{FBS}$             | $V_{EN}=2V$ , $V_{FBS}=1V$                              | -50   | 0     | 50    | nA         |
| SS Charging Current                 | I <sub>SS1</sub>      | $V_{SS}=0V$                                             |       | 46    |       | μΑ         |
| SS Pull Down Current                | $I_{SS2}$             | V <sub>SS</sub> =1V                                     |       | 38    |       | mA         |
| Minimum Soft-Start Time             | t <sub>SS,MIN</sub>   | C <sub>SS</sub> =1nF (Note 4)                           |       | 1     |       | ms         |
| Top FET R <sub>DS(ON)</sub>         | $R_{DS(ON)1}$         | $V_{BS-LX} = 3.3V, T_J = 25^{\circ}C$                   |       | 7.5   | 11.3  | m $\Omega$ |
| Bottom FET R <sub>DS(ON)</sub>      | R <sub>DS(ON)2</sub>  | $V_{CC} = 3.3V, T_{J} = 25^{\circ}C$                    |       | 2.4   | 3.6   | m $\Omega$ |
| Top FET Leakage                     | $I_{TOP, LKG}$        | $V_{EN}=0V$ , $V_{DS}=12V$                              |       | 0.01  | 8     | μΑ         |
| Bottom FET Leakage                  | I <sub>BOT, LKG</sub> | $V_{EN}=0V$ , $V_{DS}=12V$                              |       | 0.04  | 32    | μΑ         |
| EN Rising Threshold                 | $V_{\text{EN,R}}$     |                                                         | 1.18  | 1.23  | 1.28  | V          |
| EN Threshold Hysteresis             | $V_{\rm EN,HYS}$      |                                                         |       | 0.2   |       | V          |
| EN Input Current                    | I <sub>EN</sub>       | V <sub>EN</sub> =2V                                     |       | 0     |       | μΑ         |
| Discharge FET<br>Resistance         | R <sub>DIS</sub>      |                                                         |       | 120   |       | Ω          |
| Top FET Current Limit               | I <sub>LMT,TOP</sub>  |                                                         | 25.5  | 28    | 33    | A          |
| Bottom FET Reverse<br>Current Limit | I <sub>LMT,RVS</sub>  |                                                         | 9     | 13    | 16    | A          |





| Parameter                                       | Symbol                         | Test Conditions                                                                               | Min  | Тур  | Max  | Unit             |
|-------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|------------------|
| Reverse Current Limit<br>Blank Time             | t <sub>RCL,BLK</sub>           | (Note 4)                                                                                      | 40   | 60   |      | ns               |
| ILMT Pin Output Voltage                         | $V_{\rm ILMT}$                 |                                                                                               | 1.15 | 1.2  | 1.25 | V                |
| I <sub>ILMT</sub> to I <sub>LMT,BOT</sub> Ratio | $I_{\rm ILMT}/I_{\rm LMT,BOT}$ | I <sub>LMT,BOT</sub> >5A                                                                      | 9    | 10   | 11   | μA/A             |
| Output OVP Threshold                            | V <sub>OVP</sub>               |                                                                                               | 110  | 120  | 130  | $%V_{REF}$       |
| Output UVP Threshold                            | $V_{UVP}$                      |                                                                                               | 47   | 52   | 57   | $%V_{REF}$       |
| Output UVP Delay                                | t <sub>UVP,DLY</sub>           | (Note 4)                                                                                      |      | 20   |      | μs               |
| UVP/OCP Hiccup ON<br>Time                       | t <sub>HICCUP,ON</sub>         | C <sub>SS</sub> =1nF (Note 4)                                                                 | 7    | 3    |      | ms               |
| UVP/OCP Hiccup OFF<br>Time                      | t <sub>HICCUP,OFF</sub>        | C <sub>SS</sub> =1nF (Note 4)                                                                 |      | 12   |      | ms               |
|                                                 |                                | V <sub>FBS</sub> falling, PG high to low                                                      | 77   | 81   | 85   | $V_{\text{REF}}$ |
| Power Good Threshold                            | 37                             | V <sub>FBS</sub> rising, PG low to high                                                       | 88.5 | 92.5 | 96.5 | $V_{\text{REF}}$ |
| Power Good Threshold                            | $V_{PG}$                       | V <sub>FBS</sub> rising, PG high to low                                                       | 110  | 120  | 130  | $%V_{REF}$       |
|                                                 |                                | V <sub>FBS</sub> falling, PG low to high                                                      | 102  | 106  | 110  | $%V_{REF}$       |
| Power Good Leakage<br>Current                   | $I_{PG,LKG}$                   | PG voltage is 3.3V                                                                            |      | 3    | 5    | μΑ               |
|                                                 | t <sub>PG,R</sub>              | Low to high (Note 4)                                                                          |      | 0.8  |      | ms               |
| Power Good Delay                                | t <sub>PG,F</sub>              | High to low (Note 4)                                                                          |      | 20   |      | μs               |
| Power Good Sink Current<br>Capability           | $V_{PG,LOW}$                   | $V_{EN} = 2V, V_{FBS} = 0V, I_{PG} = 10mA$                                                    |      |      | 0.4  | V                |
| Power Good Output Low                           | V                              | V <sub>N</sub> =0V, Pull PG to 3.3V through 100kΩ Resistor                                    |      | 550  | 750  | mV               |
| Voltage                                         | V <sub>PG,L</sub>              | V <sub>IN</sub> =0V, Pull PG to 3.3V through 10kΩ Resistor                                    |      | 660  | 850  | mV               |
| Min ON Time                                     | t <sub>ON,MIN</sub>            | I <sub>OUT</sub> =3A (Note 4)                                                                 |      | 60   |      | ns               |
| Min OFF Time                                    | toff,min                       | I <sub>OUT</sub> =3A (Note 4)                                                                 |      | 180  |      | ns               |
| . 0                                             | ,,                             | $R_{MODE}$ =0 $\Omega$ , $I_{OUT}$ =0 $A$ , FCCM, $V_{OUT}$ =1 $V$ , $T_{J}$ =25 $^{\circ}$ C | 510  | 600  | 690  | kHz              |
| Switching Frequency                             | $f_{ m SW}$                    | $R_{MODE}$ =30.1k $\Omega$ , $I_{OUT}$ =0A, FCCM, $V_{OUT}$ =1V, $T_{J}$ =25°C                | 690  | 800  | 910  | kHz              |
| ide.                                            |                                | $R_{MODE}$ =60.4k $\Omega$ , $I_{OUT}$ =0A, FCCM, $V_{OUT}$ =1V, $T_{J}$ =25°C                | 900  | 1000 | 1100 | kHz              |
| Thermal Shutdown Temperature                    | $T_{SD}$                       | T <sub>J</sub> rising (Note 4)                                                                |      | 160  |      | °C               |
| Thermal Shutdown<br>Hysteresis                  | T <sub>HYS</sub>               | (Note 4)                                                                                      |      | 30   |      | °C               |

Note 1: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note2: Package thermal resistance is measured in the natural convection at TA=25°C on a 8.5cm×8.5cm size fourlayer Silergy Evaluation Board.

Note 3: The device is not guaranteed to function outside its operating conditions.

Note 4: Guaranteed by design.





Notes: 1, All dimension in millimeter and exclude mold flash & metal burr. 2, center line refers chip body center.



# **Taping & Reel Specification**

### 1. Taping orientation for packages



Feeding direction -

#### 2. Carrier Tape & Reel specification for packages



| Package<br>type | Tape width (mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per<br>reel |
|-----------------|-----------------|---------------------|---------------------|-----------------------|--------------------|-----------------|
| QEN3×4          | 12              | 8                   | 13"                 | 400                   | 400                | 5000            |

3. Others: NA