Assignment Project Exam Help

https://eduassistpro.github.io/

Add WeChat edu\_assist\_pro

14-513

18-613

# **Virtual Memory: Concepts**

Assignment Project Exam Help

15-213/18-213/14-5

Introduction to Com https://eduassistpro.github.io/ 17<sup>th</sup> Lecture, October 27, 2020

# Informal Survey Summary

- 40% of Students Responded to the Survey
  - Thank you!
- Over 35% feit the labewerer tiestrengest feature
  - Another 25% thi
     And 10% feel th
     https://eduassistpro.github.io/written assignments

- Around 20% of students note the pace is too fast
  - Therefore, many feel that recorded lectures support their learning
- Chat is a great avenue for asking questions
  - Can also be distracting

# **Informal Survey Summary (cont)**

- Many students feel welcomed and included
  - Teaching Assistants and professors who care
- TA OH are an inigormant partois teaking Help
  - Keeping to 10 m
     https://eduassistpro.github.io/
  - Expect a separa

- The instructors are happy to discuss the feedback further in their office hours
  - Many other valuable points and suggestions

### Hmmm, How Does This Work?!

**Process 1** 

**Process 2** 

Process n

Assignment Project Exam Help

https://eduassistpro.github.io/

Add WeChat edu\_assist\_pro

Solution: Virtual Memory (today and next lecture)

# **Today**

| Address spaces                                                                         | CSAPP  | 9.1-9.2 |
|----------------------------------------------------------------------------------------|--------|---------|
| VM as a tool for caching                                                               | CSAPP  | 9.3     |
| VM as a tool for memory management<br>Assignment Project Exam Help<br>VM as a tool for | CSAPP  | 9.4     |
| VM as a tool for                                                                       | CSAPP  | 9.5     |
| Address translathttps://eduassistpro.github.                                           | iO APP | 9.6     |

# A System Using Physical Addressing



 Used in "simple" systems like embedded microcontrollers in devices like cars, elevators, and digital picture frames

# A System Using Virtual Addressing



- Used in all modern servers, laptops, and smart phones
- One of the great ideas in computer science

# **Address Spaces**

■ Linear address space: Ordered set of contiguous non-negative integer addresses:

$$\{0, 1, 2, 3 \dots \}$$

- Assignment Project Exam Help

  Virtual address space: Set of N = 2<sup>n</sup> virtual addresses
  - <sup>{0, 1,</sup></sup> https://eduassistpro.github.io/
- Physical address spaced Set Wife Citat edu\_assistepro {0, 1, 2, 3, ..., M-1}

# Why Virtual Memory (VM)?

- Uses main memory efficiently
  - Use DRAM as a cache for parts of a virtual address space
- Simplifies memory management Exam Help
  - Each process get

ess space

https://eduassistpro.github.io/

- Isolates address spaces
  - One process can't Andel fellewith art edu\_assist\_pro
  - User program cannot access privileged kernel information and code

# **Today**

- Address spaces
- VM as a tool for caching
- VM as a tool for memory management Assignment Project Exam Help VM as a tool for
- Address translathttps://eduassistpro.github.io/

### VM as a Tool for Caching

- Conceptually, virtual memory is an array of N contiguous bytes stored on disk.
- The contents of the array on disk are cached in *physical* memory (Drawigana) Troject Exam Help
  - https://eduassistpro.github.io/ These cache blo Virtual memory Unallocated dd WeChat edu\_assist\_pro VP 1 **Cached** PP<sub>0</sub> **Empty** Uncached PP 1 **Unallocated Empty Cached Uncached Empty** PP 2m-p-1 Cached M-1 VP 2<sup>n-p</sup>-1 **Uncached**

Virtual pages (VPs) stored on disk

Physical pages (PPs) cached in DRAM

### **DRAM Cache Organization**

- DRAM cache organization driven by the enormous miss penalty
  - DRAM is about 10x slower than SRAM
  - Disk is about 10,000x slower than DRAM
  - Time to loa Abscignoment Project Instanctor poles)
    - CPU can do a t time
- Consequences

https://eduassistpro.github.io/

- Large page (block) Asign two edu\_assist\_pro
  - Linux "huge pages" are 2 MB (d
- Fully associative
  - Any VP can be placed in any PP
  - Requires a "large" mapping function different from cache memories
- Highly sophisticated, expensive replacement algorithms
  - Too complicated and open-ended to be implemented in hardware
- Write-back rather than write-through

# **Enabling Data Structure: Page Table**

- A page table is an array of page table entries (PTEs) that maps virtual pages to physical pages.
  - Per-process kernel data structure in DRAM



### Page Hit

Page hit: reference to VM word that is in physical memory (DRAM cache hit)



# Page Fault

 Page fault: reference to VM word that is not in physical memory (DRAM cache miss)



# **Triggering a Page Fault**

User writes to memory location

```
That portion (page) of user's memory is currently on a straignment Project Exam Hempin ()

MMU triggers page

(More details in lat https://eduassistpro.github.io/
```

- Raise privilege level to supervisor mode
- Causes procedure canted of tWife Capatue du\_assist\_pro



Page miss causes page fault (an exception)



- Page miss causes page fault (an exception)
- Page fault handler selects a victim to be evicted (here VP 4)



- Page miss causes page fault (an exception)
- Page fault handler selects a victim to be evicted (here VP 4)



- Page miss causes page fault (an exception)
- Page fault handler selects a victim to be evicted (here VP 4)
- Offending instruction is restarted: page hit!



# **Completing page fault**

- Page fault handler executes return from interrupt (iret) instruction
  - Like ret instruction, but also restores privilege level

Return and

reexecute movl

- Return to instruction that caused fault
- But, this tim Assignment Project Exam Help

```
int a[1000];
main ()
{
    a[500] = 13;
}
```

```
#0xd,0x8049d10
https://eduassistpro.github.io/

User code Add WeChat edu_assist_pro

Exception: page fault
```

Copy page from

disk to memory

movl

# **Allocating Pages**

Allocating a new page (VP 5) of virtual memory.



# Locality to the Rescue Again!

- Virtual memory seems terribly inefficient, but it works because of locality.
- At any point in time, programs tend to access a set of active virtual pages called the working set Xam Help
  - Programs with b e smaller working sets https://eduassistpro.github.io/
- If (working set size > main memory size )
  - *Thrashing:* Performance meltdown where pages are swapped (copied) in and out continuously
  - If multiple processes run at the same time, thrashing occurs if their total working set size > main memory size

# **Today**

- Address spaces
- VM as a tool for caching
- VM as a tool for memory management Assignment Project Exam Help VM as a tool for
- Address translathttps://eduassistpro.github.io/

# VM as a Tool for Memory Management

- Key idea: each process has its own virtual address space
  - It can view memory as a simple linear array
  - Mapping function scatters addresses through physical memory
    - Well-chosening pring p



# VM as a Tool for Memory Management

- Simplifying memory allocation
  - Each virtual page can be mapped to any physical page
  - A virtual page can be stored in different physical pages at different times
- Sharing code and data among processes

  Assignment Project Exam Help

  Map virtual pages to the same physical page (here: PP 6)



# Simplifying Linking and Loading

#### Linking

Loading

Each program has similar virtual address space

Code, data, and heap always start Project Exam Help at the same addresse

Add WeChat edu\_assist\_pro

- execve allocates virtual pages for .text and .data sections & creates PTEs marked as invalid
- The .text and .data sections are copied, page by page, on demand by the virtual memory system

 $0 \times 400000$ 

Memory invisible to **Kernel virtual memory** user code User stack (created at runtime) %rsp (stack pointer) https://eduassistpro.githlubrile brk **Run-time heap** (created by malloc) Loaded

Read/write segment

(.data, .bss)

**Read-only segment** 

(.init,.text,.rodata)

Unused

from

executable

the

file

# **Today**

- Address spaces
- VM as a tool for caching
- VM as a tool for memory management Assignment Project Exam Help VM as a tool for
- Address translathttps://eduassistpro.github.io/

# VM as a Tool for Memory Protection

- Extend PTEs with permission bits
- MMU checks these bits on each access



Quiz Time! Assignment Project Exam Help

https://eduassistpro.github.io/

Check out: Add WeChat edu\_assist\_pro

https://canvas.cmu.edu/courses/17808

# **Today**

- Address spaces
- VM as a tool for caching
- VM as a tool for memory management Assignment Project Exam Help VM as a tool for
- Address translathttps://eduassistpro.github.io/

### VM Address Translation

- Virtual Address Space
  - *V* = {0, 1, ..., N−1}
- Physical Address Space
  - $P = \{0, 1, ..., Assignment Project Exam Help \}$
- Address Transla <a href="https://eduassistpro.github.io/">https://eduassistpro.github.io/</a>
  - MAP:  $V \rightarrow P U$
  - For virtual addre Add WeChat edu\_assist\_pro
    - MAP(a) = a' if data at virtual address a is at physical address a' in P
    - $MAP(a) = \emptyset$  if data at virtual address a is not in physical memory
      - Either invalid or stored on disk

# **Summary of Address Translation Symbols**

#### Basic Parameters

- N = 2<sup>n</sup>: Number of addresses in virtual address space
- M = 2<sup>m</sup>: Number of addresses in physical address space
- P = 2<sup>p</sup> : Pagessignment Project Exam Help
- Components of
  - VPO: Virtual pa
    https://eduassistpro.github.io/
  - VPN: Virtual page Number edu\_assist\_pro
- Components of the physical address (PA)
  - PPO: Physical page offset (same as VPO)
  - PPN: Physical page number

# **Address Translation With a Page Table**



# **Address Translation: Page Hit**



- 1) Processor sends virtual address to MMU
- 2-3) MMU fetches PTE from page table in memory
- 4) MMU sends physical address to cache/memory
- 5) Cache/memory sends data word to processor

# **Address Translation: Page Fault**



- 1) Processor sends virtual address to MMU
- 2-3) MMU fetches PTE from page table in memory
- 4) Valid bit is zero, so MMU triggers page fault exception
- 5) Handler identifies victim (and, if dirty, pages it out to disk)
- 6) Handler pages in new page and updates PTE in memory
- 7) Handler returns to original process, restarting faulting instruction

# **Integrating VM and Cache**



VA: virtual address, PA: physical address, PTE: page table entry, PTEA = PTE address

# Speeding up Translation with a TLB

- Page table entries (PTEs) are cached in L1 like any other memory word
  - PTEs may be evicted by other data references

    Assignment Project Exam Help

    PTE hit still requires a small L1 delay
- Solution: Transl https://eduassistpro.github.io/
  - Small set-associative hardware cac Add WeChat edu\_assist\_pro Maps virtual page numbers to phy

  - Contains complete page table entries for small number of pages

# **Summary of Address Translation Symbols**

#### Basic Parameters

- N = 2<sup>n</sup>: Number of addresses in virtual address space
- M = 2<sup>m</sup>: Number of addresses in physical address space
- P = 2<sup>p</sup> : Pagessignment Project Exam Help

#### Components of

TIR index https://eduassistpro.github.io/

- **TLBI**: TLB index
- TLBT: TLB tag Add WeChat edu\_assist\_pro
- VPO: Virtual page offset
- VPN: Virtual page number

#### Components of the physical address (PA)

- PPO: Physical page offset (same as VPO)
- PPN: Physical page number

# Accessing the TLB

MMU uses the VPN portion of the virtual address to access the TLB:



### **TLB Hit**



#### A TLB hit eliminates a cache/memory access

### **TLB Miss**



#### A TLB miss incurs an additional cache/memory access (the PTE)

Fortunately, TLB misses are rare. Why?

Level 2

**Tables** 

# **Multi-Level Page Tables**

- Suppose:
  - 4KB (2<sup>12</sup>) page size, 48-bit address space, 8-byte PTE
- Assignment Project Exam Help Level 1 **Problem:** 
  - Would need a 5 2<sup>48</sup> \* 2<sup>-12</sup> \* 2

    https://eduassistpro.github

- Common solution: Multi-level page table
- **Example: 2-level page table** 
  - Level 1 table: each PTE points to a page table (always memory resident)
  - Level 2 table: each PTE points to a page (paged in and out like any other data)

# A Two-Level Page Table Hierarchy



# Translating with a k-level Page Table



# Summary

- Programmer's view of virtual memory
  - Each process has its own private linear address space
  - Cannot be corrupted by other processes
- System view Stigntment Project Exam Help
  - Uses memory e https://eduassistpro.github.io/
     Efficient onl
  - Simplifies memoty to the Simplifies memoral substitution of the Simplifies memory to the Simplifies memoral substitution of the Simplifies memory to the Simplifies memoral substitution of the Simplifies memory to the Simplifies memoral substitution of the Simplifies memory to the Simplifies memoral substitution of the Simplifies memory to the Simplifies memoral substitution of the Simplifies memory to the Simplifies memoral substitution of the Simplifies memory to the Simplifies memoral substitution of the Simplifies memory to the Simplifies memory to
  - Simplifies protection by providing a convenient interpositioning point to check permissions
- **■** Implemented via combination of hardware & software
  - MMU, TLB, exception handling mechanisms part of hardware
  - Page fault handlers, TLB management performed in software