# 3. Basic Computer Architecture

https://eduassistpro.github.io/

Add WeChat edu\_assist\_pro

### Computer Subsystems

- A computer has several key subsystems:
  - processor or central processing unit (CPU)
     which fetches, decodes and executes
     sequences of binary coded instructions,
     known as machine code (m/c).
  - instruction memory where a program is stored as a list of m/c i
  - data memory where bi https://eduassistpro.githubplo/
    held.

    Holds raw data and intermediate results

Keyboards,

scanners etc

- input/output subsystem Ahith allowe (at htat edu\_assist\_pro enter the computer via I/O devices like keyboards, screens, disks etc.

  Electronic memory of the computer via I/O devices like services and the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are represented by the computer via I/O devices like services are
- system interconnect which allows the various components to communicate. This is usually implemented as one or more buses.
- Electronic memory can store only binary coded information.

Instruction Memory

Processor

(CPU)

CPU

Instructions fetched by

Screens Printers

Output

- Each CPU has a set of m/c instructions it can interpret
- This instruction set is different for different CPU designs.

## Memory

- Instruction and data memory have same structure.
  - Each is organised as an indexed array of registers called locations each capable of holding a word.
  - Each location labelled by unsigned binary index or address.
- CPU generates addresses when it wants to read from or write to a location.
- The length (in bits) of set by each CPU desig https://eduassistpro.gith
  - set of all addresses CPU can generate is its a
- Memory hardware needs to be physically m location CPU is to use.
  - If no memory cells at an address, address is unpopulated.
  - Unpopulated addresses cannot store anything!
  - large address spaces are often only partly populated



#### Harvard and Princeton

- Randomly addressable memory such as that used for instructions and data is called primary memory.
- Instructions and data are stored in primary memory locations as binary coded sygramment Project Exam Help
  - If an instructio big to fit in one location it must be split a https://eduassistpro.github.io/
- In most current c data are stored in a single address space of the treat same buses.

  data are stored in a single address space of the treat sector assisters of the treat same buses.
  - A computer where instructions and data are stored in the same address space is called a von Neumann or Princeton architecture;
  - A computer with separate address spaces is called a Harvard architecture.

### More Memory

- Physical memory is called volatile if its content is lost when power is removed; otherwise it is non-volatile.
- Some physical memory in the computer cannot be written to in normal use. Such memory is called read only memory (ROM).
- ROM is non-volatile and is used, for example, to hold programs that are essential conventional R https://eduassistpro.github.io/
- Other physical memory is read/wr random access methory weather edu\_assist ally called random access method acc
- Another type of memory is flash memory which behave like RAM but is non-volatile.
- Computers also have secondary memory in the form of disks and other mass storage devices. Such devices are not directly addressable by the CPU and are accessed via I/O interfaces.

#### The CPU

- A CPU is a compound subsystem comprising:
  - A control unit (CU) which controls the rest of the CPU and, through it, the computer.
  - An execution unit (EU) which contains hardware to perform operations of Bhary words (Lec' Include Dan addp).
  - A register fi registers for holding data or addr https://eduassistpro.github.io/
  - mmunicates with A bus interf primary memory and Cinterf edu\_assist\_pro
    These devices are connected via

    To the CPU.
- A CPU on a single chip is a microprocessor or MPU.
- A complete computer on a single chip is an MCU

#### **Control Unit**

- The CU includes some special-purpose registers of its own.
- One of these is a register called the program counter (PC) that holds a memory address.
  - This always points at the Post justiful tion to be self-eled.
- When an instru U decodes it.
- It then controls https://eduassistpro.githqubing/the other subsystems as n
- Unless otherwise intermed the cedu\_assist that the next instruction is stored in the next m safter the last one. Some instructions (e.g. jumps or branches) can change this normal flow.
- The sequence of fetch-decode-execute is called the instruction cycle and is repeated for each instruction in the program.

#### **Execution Unit**

- The EU is able to perform a variety of operations on one or two binary words supplied to it by the CU.
- The core of the EU is a device called an arithmetic logic unit (ALU). This device can typically:
  - Perform Boolean or Project Example OR etc. These ops can be used on a gused.
  - Add, subtract or https://eduassistpro.ght/queration/s work on unsigned and tw generate status bits (or flags) such as C and V to tell if overflow
  - Other status bits may also be generated t edu\_assist\_pro tructions: e.g. a Z bit if the result is 0.
- An EU will also have a shifter: hardware to shift words left or right.
- An EU may also have additional hardware to perform fast multiply or divide. Without this hardware, operations like multiply have to be built up from addition and shifting.

### **CPU Registers**

- A CPU has two types of register:
  - Registers in the register file for general use by instructions and are numbered.
  - Special purpose registers usually associated directly with the CU.
- In some CPUs some registers in the register file have special functions.

  Assignment Project Exam Help

  The register file is often used to supply codewords to the EU during
- instruction execu https://eduassistpro.github.io/
- There are two kin
  - Registers which contain useful informati edu\_assistinstruction.

     E.g. the PC; the status register (SR)

    PUs, which status register (SR)
    - PUs, which stores the status bits or flags (V,C,Z etc.) from the last instruction
  - Registers which are only used inside an instruction and have no useful information after the instruction finishes execution.
    - E.g. the instruction register (IR), holds the first code-word of the instruction currently being processed (often m/c instructions have only one word).

#### **CPU Internal Structure**



### Writing Programs

- A programmer can write a program directly as a list of m/c instructions.
- It is hard to write m/c directly. To help, each m/c instruction has a symbolic form. A program written in this form is called assembly language.
- Assembly language can be translated into m/c automatically by a program called an assemble gnment Project Exam Help
- Because each type written in assembly language are machi https://eduassistpro.github.io/
  Java or C must also be
- Programs written i

  Java or C must also be translated into m/c before being execute

  before it is translated by a compler hat edu\_assist\_pro
- A compiler must generate m/c for a spec d so the compiler itself is machine specific, even though the HLL is not
- A single HLL statement will compile into many m/c instructions.
- A single assembly statement will assemble to exactly one m/c instruction.

#### Instructions

- Instruction formats vary from one CPU type to another.
- In any given machine each instruction must tell the CU exactly what to do.
- To say ADD is not enough. The instruction must say where to find the data to be operated on (the operands) and where the result should be stored.
  - The locations of grant and resulting the first agents Helpemory locations.
  - Not all instructio
     nd and result locations.
  - For example, in shttps://eduassistpro.gitionslanio/y use CPU registers. Operan Its written to memory using other instructions Anames like Leads edu\_assist CPU specific).
- The set of CPU registers that can be use ation from one instruction to another is called the programmer's model. The model typically contains all general purpose registers, the PC and the SR.
- Registers like the IR are not, however, included in the programmer's model. A programmer may ignore these registers although they are relevant to a hardware designer.

### Sigma16: a 16-Bit Architecture

- In this course we will make use of a 16-bit modern-style architecture called Sigma16
  - Data words and addresses are all 16-bits long
  - There are 16 registers in the register Hile: RO. Hello
  - R0 is always set to 0 (special purpose)
- This is not a ph https://eduassistpro.gited in software. It is deliberately h basic principles.
- Designed by Joha add Wheelhatiedu assistopodo
- Software version we will use is S
- You can run this from IT Lib or download the entire folder and run it from your own (Windows) computer.
  - No installation is needed
  - Run by executing Sigma16-0.1.7\Sigma16.exe
  - Documentation at Sigma16-0.1.7\Sigma16-0.1.7\index.htm

### The Instruction Cycle

- 1. CU sends PC address to Bus Interface Memory Address Register (MAR)
- 2. CPU reads first word of instruction from memory into Memory Buffer Register (MBR)
- 3. First word placed in Instruction Register (IR)
- CU decodes instruction.

  ASSIGNMENT Project Exam Help
  If instruction has more than one word, CU commands bus interface to get the rest. 4.
- 5.
- ruction. Assume ADD. 6. CU organises execu
- CU advances PC to https://eduassistpro.github.io/ 7.
- 8. CU determines where operands are. If any o mory, CU commands bus interface to get them And sign We Charteedu\_assiste progresser file).
- 9. CU supplies EU with operands and comma
- 10. CU determines where result goes and writes it. In some CPUs this can also mean a memory access (in Sigma16, ADD result must go into register file).
- EU generates status bits (C, V, Z etc.) and stores them in status register (SR). 11.
- 12. Finished. Start fetch of first word of next instruction