#### 8. Instruction set architectures

Assignment Project Exam Help

https://eduassistpro.github.io/

Add WeChat edu\_assist\_pro

### Instruction and memory cycles

- The fetch and execution of a machine code instruction by a CPU is called an instruction cycle.
- The reading or writing of one word to one memory location (over the data bus) is a memory cycle.
- A memory cycleswilgake entired and income the CPU and its me
  - In general a mem accessing a regist https://eduassistpro.github.io/
- An instruction cycle may involve several
  - To fetch a machine And of www eleshate edu\_assist\_pro
  - To read or write a data word takes a mem
- In Sigma16 an RRR instruction uses 1 memory cycle (to fetch the operation word).
  - How many memory cycles does a LOAD take?
  - How many memory cycles does a JUMP take?

### Hardware Registers for Instructions

- The computer needs information about the current and next instruction
- This information is maintained automatically by hardware, via several special registers associated with the Control Unit. All CPUs have
  - The IR (Instruction Register) contains the operation word of the instruction that is being executed ASSIGNMENT Project Exam Help
  - instruction that will be The PC (Program https://eduassistpro.github.io/ executed.
- There are also machine specific contro in Sigma16:

   The Address Register (Adam) Voltain hat edu\_assist\_dipand X or X
  - instruction.
  - The Data Register (DAT) holds temporary data
- The IR, ADR and DAT are not part of the programmer's model since they do not carry information between instruction cycles.
  - They are sometimes referred to as temporary registers.
  - However, they are exposed in the Sigma16 emulator to help with debugging.

# Example: executing a JUMP

- When the Sigma16 instruction JUMP  $\times$  [R1] is executed, the following events occur:
  - First word of instruction is fetched, PC increased by 1
    IR:=Memory[PC]; PC:=PC+1;
  - CPU discovers this is a JUMP, Pd fetches second word. Help

    ADR:= Memory[PC]; PC:=PC+1; (The result: ADR:= x)
  - Effective address
  - Execution of the https://eduassistpro.github.io/
- The next instruction will be fetched fied PC value: IR:= MeAdd WeChat edu\_assist\_pro
- Notice how instruction execution can be described by means of assignment statements to CPU registers.
- Summary: a JUMP is really just an assignment to the PC register.

# Instruction types

- Different CPU designs have different approaches to machine code design.
- Examine a machine code (assembly) instruction from any CPU with the following questions:
  - 1. How many memory cycles are needed to fetch the whole instruction?
  - 2. How many memory cycles are needed to fetch or store data?
  - 3. How many Assignment Project the installion Leep?
- Memory cycles are re tions and instructions requiring many mem <a href="https://eduassistpro.githukeren/">https://eduassistpro.githukeren/</a>ively longer.
- One could design a *Sigma16-like* machine on like
  - ADD x[R1],y[R2]Adeb]WeChat edu\_assist\_pro
- This is what is called a 3-address instruction
  - How long would such an instruction be?
  - How many memory cycles would it need to fetch or store data?
  - To perform this operation in Sigma16 how many instructions are needed?
  - Which would be faster?
  - Is this an argument against Sigma16?

### RISC and CISC

- Why not have instructions of multiple types in a CPU?
  - Problem is that many complex instructions mean a long operation word and a complex control unit.
  - Complex control unit with many instruction types is slower than a simple one with few types.
  - Yet by the 1970s this was the way most CPUs were evolving.
- As a counter Assignment of the Color of the computer (RISC)
  - eliminate comple
     All memory acces
     https://eduassistpro.gishgud6,10/

  - Sometimes called a LOAD-STORE archite
  - Use internal register for all with metihant edu\_assistant as as possible possible.
  - Need lots of internal registers.
  - Simple fast control unit
- Conventional machines with complex instructions were called CISC.
- CISC vs RISC was a computing "holy war" in the 1980s and 1990s (comparable to Mac vs PC?)
- Outcome was a compromise. Most successful architecture, Intel's x86 (aka Pentium), started as CISC but was modified to include RISC ideas.

#### Virtual Machines

- A virtual machine (VM) is a model of a machine that does not really exist
  - Implemented in software rather than hardware.
  - Implementation (guest) is called an emulator and can be run on chosen real hardware (host).
  - Examples Assignment Project Exam Help
- Raw machine code all
  - Very dangerous https://eduassistpro.github.io/
  - A good HLL will try to spot accidental m ammer and an operating system will block and pilitation programed u\_assisting that looks dangerous. But maliciously written code vent such safety measures.
  - On a system like Sigma 16 programming is in machine code directly and there is no OS protection. Fortunately Sigma 16 is a VM and typically a VM can confine disasters to itself. The VM may crash but the host is OK.
  - At cost of performance a VM can perform checks and generate reports on operations before they are performed (good for debugging).

### Subroutines and stacks

- A JAL instruction saves return address for subroutine call in an internal reg.
- But one subroutine can call another and so on (nested calls). When there are many calls, the register file will not have enough space for all return addresses.

Stack after 3 nested subroutine calls...

Instead return addresses are usually stored in data memory in a data structure called a stack

Stack bottom

Ret addr1

Ret addr 2 Ret addr 3

- Stack is setup and maintained by the program Peroject Exam Help Unlike an array a stack can grow and shrink.
- First address is called the st
- In Sigma 16 the stack botto https://eduassistpro.github.io/ be placed after all other DATA statements as the stack ca overwrite anything above it. Add WeChat edu\_assist\_pro

And after first subroutine returns...

- The stack top is tracked by a register, the stack pointer (S address. In Sigma 16 the programmer uses one of the R registers to do this.
- Initially the stack top and bottom are the same so SP is set to the address of stack bottom. At this point the stack is empty.
- After a subroutine call, programmer stores return address on stack and increments SP.
- After a return the address at the stack top is retrieved and the SP is decremented

Stack Ret addr1 bottom Ret addr 2

#### More on Stacks

- A stack is a last in first out (LIFO) data structure.
- Storing an item at the stack top is called a **PUSH** operation (e.g. save return address)
- Retrieving an item from the stack top is called a POP or PULL operation (e.g. retrieve return address)
- The item popped is always the last one pushed.
- Stack can be used to program deposite the care by any program d
- In Sigma 16 the stack https://eduassistpro.githauts.io/
- Many CPUs help maintain the stack by provid
  - A dedicated register Arthe SPWher authater edu\_assisthen before the salls are made
  - Special PUSH and POP instructions for manua

- ving data items on the stack
- Note that in many CPU designs the stack grows <u>downwards</u> in memory so the stack top is at a lower address than the stack bottom.
- Programmer is responsible for making sure maximum stack size does not overwrite other data or code or require unpopulated addresses. Failure is stack overflow.