

TSC311/312/313
Flip Flops
• Master/Slave RST
• Dual J-K Edge Triggered
• Dual J-K Master/Slave

#### **Features**

#### 311

- NOT EDGE-SENSITIVE
- DIRECT SET AND RESET INPUTS
- SIX DATA INPUTS
- SEPARATE CLOCK INPUTS ALLOW TWO-PHASE OPERATION

#### 312/313

- CAN BE SET OR RESET WITH CLOCK HIGH OR LOW
- CLOCK INPUTS ARE ONLY 1 UNIT LOAD
- J-K OR S-R OPERATION (313 J-K MASTER/SLAVE)
- FAST-5 MHz TYPICAL TOGGLE RATE
- EDGE-SENSITIVE OPERATION (ON 312)
- NON-EDGE SENSITIVE OPERATION (ON 313)

## **General Descriptions**

#### 311

The 311 is a clocked master/slave flip-flop that can operate in set-reset or J-K modes. Applications flexibility is increased by three data inputs to each side of the master flip-flop and by two clock inputs. It provides three S-R inputs, or two J-K inputs, and operates single-phase or two-phase.

#### 312/313

The 312/313 provides two fast, edge-triggered flip-flops in a single package. Separate logic inputs allow them to be used independently as J-K or set-reset flip-flops. Clock inputs present only 1 unit load.

For use in new designs, the non-edge sensitive 313 is recommended.

## **Logic Diagrams**



On 313 FF1 and FF2 are master/slave flip-flops.



## **Truth Tables**

J-K MODE

| J | к | an+1           |
|---|---|----------------|
| L | ٦ | O <sub>n</sub> |
| L | н | L              |
| н | L | н              |
| н | н | ₫n             |

S-R MODE

| s | R | a |
|---|---|---|
| Н | H | х |
| н | L | L |
| L | н | н |
| L | L | н |

X = Indeterminate state

## **Equivalent Circuits**

## TYPICAL OUTPUT



# TYPICAL INPUT

R = 8.2K ON A, B, S, R, T<sub>2</sub> R = 4.1K ON T<sub>1</sub>.

## **Specifications**

## 311

| ICC (WORST-CASE)     | 18 mA @ 13V, 25 mA @ 16V |        |        | V      |
|----------------------|--------------------------|--------|--------|--------|
| tPD                  | 820 ns                   | 610 ns | 400 ns | 250 ns |
| I/O FUNCTION FOR tPD | T-Q+                     | T-Q-   | R-Q+   | R-Q-   |

TYPICAL TOGGLE RATE is 2 MHz

## 312,313

| ICC (WORST-CASE)     | 30 mA @13V, 40 mA @16V |        |        |        |
|----------------------|------------------------|--------|--------|--------|
| tPD                  | 300 ns                 | 230 ns | 600 ns | 320 ns |
| I/O FUNCTION FOR tPD | T-Q+                   | T-Q-   | R-Q+   | R-Q-   |

## TYPICAL TOGGLE RATE IS 5 MHz

#### NOTE:

 $1_{CC}$  is tested at  $V_{CC}$  +1 Volt (+13V for C type and +16V for A type) and is guaranteed across the applicable temp range. tpD is guaranteed at  $V_{CC}$  ±1V and across the applicable temp range with the output loaded with 6 unit loads.

See page 12 for electrical summary data

## **Switching Time Waveforms**





## **Loading Tables**

#### 311

| PINS           | FUNCTION          | LOADING |
|----------------|-------------------|---------|
| A,B            | Data inputs       | 1 UL    |
| T <sub>1</sub> | Clock input       | 2 UL    |
| T <sub>2</sub> | Clock input       | 1 UL    |
| S,R            | Direct S⋅R inputs | 1 UL    |
| α,δ            | Outputs           | 6 UL    |

#### 312

| PINS | FUNCTION          | LOADING |
|------|-------------------|---------|
| J,K  | J-K inputs        | 1 UL    |
| T    | Clock inputs      | 1 UL    |
| S,R  | Direct S-R inputs | 2 UL    |
| Ω,Ω  | Outputs           | 5 UL    |

## Loading Tables (contd.)

313

| PINS                           | FUNCTION         | LOADING |  |
|--------------------------------|------------------|---------|--|
| J,K                            | Data inputs      | 1 UL    |  |
| Т                              | Clock input      | 1 UL    |  |
| R,S                            | Direct Set/Reset | 2 UL    |  |
| $\overline{\Omega}$ , $\Omega$ | Outputs          | 5 UL    |  |

## **Typical Performance Characteristics**







## **Typical Applications**

#### 311

AND gates A and B form the set and reset inputs of the master flip-flop. The slave has direct set and reset inputs that operate active low (for example, the  $\overline{R}$  input is switched low while the clock is high to reset the flip-flop). Also, input  $T_2$  has a built-in inverter to inhibit data transfer from the master to the slave when the clock is high. The  $T_1$  and  $T_2$  thresholds are offset as shown on the single-phase timing diagram, to ensure proper inhibition of the master and slave in the single-phase mode.

Since there are three sets of master inputs, two J and K inputs are available in the J-K connection. In either the set-reset or J-K modes, single-phase operation is obtained by connecting  $T_1$  to  $T_2$ , or two-phase operation by applying out-of-phase clocks to  $T_1$  and  $T_2$ .

#### 311 CONFIGURATION



#### 312

The 312 triggers on the falling edge of the clock pulse, which must fall faster than 3V/microsecond for proper operation. Direct set and reset may be accomplished at any time, with the clock either high or low.

#### 313

The 313 was developed to give the HiNIL logic designer the most flexible dual flip-flop package possible. The 313 is capable of J-K Master/Slave or S-R operation with set and reset inputs.

The timing diagram shown on page 28 indicates the operation sequence for J-K Master/Slave operation. The positive going edge of the clock pulse inhibits the slave and enables data transfer



# Typical Applications (contd.)



to the master (Master/Slave thresholds are offset to ensure proper inhibition and enable). The falling edge inhibits the master and allows data transfer to the slave.

Direct set or reset may be accomplished at any time, with the clock pulse either high or low.

For reliable operation the following 313 timing recommendations should be followed. They apply across both the applicable temp range and VCC spread.

## 312, 313 CONFIGURATIONS

## SYNCHRONOUS MOD 5, BINARY CODED OUTPUT



## SYNCHRONOUS MOD 5, SHIFT MODE



## MOD 6, BINARY CODED OUTPUT



Clock Pulse Width (CP)

J-K Input Setup Time
J-K Input Release Time

S or R Pulse Width

Clock Rise and Fall Time

300 nsec min.

CP

0 nsec min.

300 nsec min.

N/A

Due to the master/slave action of the 313, data must be present during the entire time the clock is high to ensure proper data transfer to the output.

#### NOTE:

Because of the high noise immunity of the 312/313, it can be used in a variety of counter configurations with inexpensive diodes replacing the external gating normally required. Use IN4148 or similar high-voltage diodes or the diodes in a 331 gate expander.

#### TRUTH TABLE

| Т | QA | QB | αc |
|---|----|----|----|
| 0 | 0  | 0  | 0  |
| 1 | 1  | 0  | 0  |
| 2 | 0  | 1  | 0  |
| 3 | 1  | 1  | 0  |
| 4 | 0  | 0  | 1  |
| 5 | 0  | 0  | 0  |

#### TRUTH TABLE

|   | Т | QA | QΒ | QC |
|---|---|----|----|----|
| I | 0 | 0  | 0  | 0  |
|   | 1 | 1  | 0  | 0  |
|   | 2 | 1  | 1  | 0  |
|   | 3 | 0  | 1  | 1  |
|   | 4 | 0  | 0  | 1  |
|   | 5 | 0  | 0  | 0  |

## **TRUTH TABLE**

| т | QA . | QB | σc |
|---|------|----|----|
| 0 | 0    | 0  | 0  |
| 1 | 1    | 0  | 0  |
| 2 | 0    | 1  | 0  |
| 3 | 1    | 1  | 0  |
| 4 | 0    | 0  | 1  |
| 5 | 1    | 0  | 1  |
| 6 | 0    | 0  | 0  |

# Typical Applications (contd.)

SYNCHRONOUS MOD 6, BINARY CODED OUTPUT



SYNCHRONOUS MOD 7, BINARY CODED OUTPUT



TRUTH TABLE



**TRUTH TABLE** 

| Т | QA | QB | QC |
|---|----|----|----|
| 0 | 0  | 0  | 0  |
| 1 | 1  | 0  | 0  |
| 2 | 0  | 1  | 0  |
| 3 | 1  | 1  | 0  |
| 4 | 0  | 0  | 1  |
| 5 | .1 | 0  | 1  |
| 6 | 0  | 1  | 1  |
| 7 | 0  | 0  | 0  |

SYNCHRONOUS MOD 9, BINARY CODED OUTPUT



TRUTH TABLE

| T | QA | QB | $\alpha_{C}$ | $Q_{D}$ |
|---|----|----|--------------|---------|
| 0 | 0  | 0  | 0            | 0       |
| 1 | 1  | 0  | 0            | 0       |
| 2 | 0  | 1  | 0            | 0       |
| 3 | 1  | 1  | 0            | 0       |
| 4 | 0  | 0  | 1            | 0       |
| 5 | 1  | 0  | 1            | 0       |
| 6 | 0  | 1  | 1            | 0       |
| 7 | 1  | 1  | 1            | 0       |
| 8 | 0  | 0  | 0            | 1       |
| 9 | 0  | 0  | 0            | 0       |

SYNCHRONOUS BCD DECADE COUNTER



TRUTH TABLE

| Т  | QA | QΒ | ac | $\alpha_{D}$ |
|----|----|----|----|--------------|
| 0  | 0  | 0  | 0  | 0            |
| 1  | 1  | 0  | 0  | 0            |
| 2  | 0  | 1  | 0  | 0            |
| 3  | 1  | 1  | 0  | 0            |
| 4  | 0  | 0  | 1  | 0            |
| 5  | 1  | 0  | 1  | 0            |
| 6  | 0  | 1  | 1  | 0            |
| 7  | 1  | 1  | 1  | 0            |
| 8  | 0  | 0  | 0  | 1            |
| 9  | 1  | 0  | 0  | 1            |
| 10 | 0  | 0  | 0  | 0            |