# Complex Digital Design

## Final project

### **Summary**

This project aims to build a combinational adder that takes two 512-bit long operands through the UART channel, adds them, and sends them back to the computer using the same UART channel. Minimum requirements were having ADDER\_WIDTH of at least 32 bits long and needed to achieve all timing constraints. Fortunately, our adder design can handle up to 64-bit long ADDER\_WIDTH.

We have chosen Carry-Select Adder as our improved combinational adder for the mp\_adder module which was initially built with N-bit Ripple-Carry adders with Full Adders.

Our adder requires 9 clock cycles to calculate 512-bit long operand additions (see figure below) and meets all the timing constraints.



Figure 1: mp\_adder simulation.

## Technical description

We took the Uniform-Sized Carry-Select adder as our reference design.



Figure 2: Uniform-sized Carry-Select adder.

#### UART (uart\_top) Module:

The uart\_top is responsible for coordinating UART communication, including receiving data (iRx) from an external device and transmitting data (oTx) to the external device. It interfaces with both the UART receiver (uart\_rx) and UART transmitter (uart\_tx) modules to facilitate communication. It instantiates the mp\_adder module to perform the addition of 2 operands.



Figure 3: The uart\_top high-view diagram.

#### Multi-Precision adder (mp\_adder) Module:

The mp\_adder module takes iOpA and iOpB of width OPERAND\_WIDTH = 512 each and adds them together to produce the result oRes. Once mp\_adder receives both operands through the UART channel, iStart is asserted to be true and the addition process will start. It uses FSM to control the addition process. The module generates the oDone signal when the addition process is completed.



Figure 4: The mp\_adder high-view diagram.

Carry-Select adder (carry\_select\_adder) Module:

The carry\_select\_adder takes the width of ADDER\_WIDTH up to 64 bits before failing to meet the timing constraints. Our carry\_select\_adder has a uniform block size of 8. Since carry-in is known at the beginning of computation, a carry select block is not needed for the first eight bits.



Figure 5: The carry\_select\_adder module high-view diagram.

In our design, with OPERAND\_WIDTH = 512 and ADDER\_WIDTH = 64, it instantiates 512/64 = 8 carry\_select\_adder modules. The CSA\_slice module is to depict 1 block of 2 Ripple carry adders, 2 carry inputs of 0 and 1, mux switches for each full adder sum and 1 mux switch for carry out.

#### Performance evaluation



Figure 6: Timing summary report.

As shown in Figure 6, all timing constraints are met with 64 ADDER\_WIDTH.



Figure 7: Utilization report.

Edwin Graca (r1015462), Javkhlantugs Altankhuyag (r0872231)

As shown in Figure 7, the utilization of slice LUTs, registers, and slices is moderate, with 1633 slice LUTs, 1570 slice registers, and 568 slices used.

## Comparison

#### We have used the reference case shown in cdd.balasch.be:

Worst-case Delay: 5.331ns (ADDER\_WIDTH = 16)

Area Costs: 1073 LUTs and 1573 FFs.

#### Our Design:

Worst-case Delay: 6.595ns (ADDER\_WIDTH = 64)

Area Costs: 1633 LUTs and 1570 FFs.

In the reference case with the Ripple Carry Adder, the worst-case delay was 5.331ns, whereas in the current case with the Carry Select Adder, the worst-case delay is significantly reduced to 6.595ns.

This speed decreases due to the ADDER\_WIDTH difference (4 times longer ADDER\_WIDTH).



Figure 8: Post-synthesis timing report.

A better speed comparison would be when two adders have the same ADDER\_WIDTHs. In Figure 8, a reference design with a 64-bit ADDER\_WIDTH timing report is displayed showing 16.809ns. Our design offers 2.54 times faster addition than the original reference design.

In the reference case with the Ripple Carry Adder, the area costs were 1073 LUTs and 1573 FFs.

In the current case with the Carry Select Adder, the area costs are 1633 LUTs and 1570 FFs.

While the number of LUTs has increased ~55% in the current case, the number of FFs remains similar. An increase in the number of LUTs is expected as the Carry Select Adder may require more logic resources compared to the traditional Ripple Carry Adder. However, the overall area increase is within acceptable limits, considering the significant speed improvement achieved.