# Calculate Hamming Weight of a Parallel Sequence

#### Problem Statement

Please design a RTL module that computes Hamming weight of a binary sequence of length 1024. The hamming weight of the sequence is always less than or equal to 31. The module also need to output the locations of 1's after receiving all the bits of a sequence in no more than 31 clock cycles (one location at a time). There is a start packet (frame) signal and this is asserted every 129 clock cycles. After the assertion of start packet signal, the bits would be input for 128 clock cycles at the rate of 8 bits/clk. This process is continuous.

## Design Output format

The design counts the number of "1" received. There is a valid signal it means the output reported is valid. In special case of all zero frame the Hamming weight is zero and valid is one. The position would be zero it *does not hold any meaning*.

#### Solution Statement

The Idea is to first remove the zero bytes (bytes with all bits equal to zero). we save the byte alongside the byte position (which cycle of frame) it is received. Then we use a state machine to convert the position of bit inside the byte in addition to the byte address to a unite bit-address for each "1" in the frame.

In case a byte has more than a bit of "1" we report the next "1" in the next clock cycle. This process continues for as many as eight clock cycles (if we have an all "1" byte) then we repeat the process for next byte.

## **Utilization Summary**

#### Device utilization summary:

-----

Selected Device: 3s500efg320-4

Number of Slices: 130 out of 4656 2%

Number of Slice Flip Flops: 77 out of 9312 0%

Number of 4 input LUTs: 307 out of 9312 3%

Number used as logic: 187

Number of IOs: 120

Number of bonded IOBs: 30 out of 232 12%

Number of bonded IOBs: 30 out of 232 129 Number of GCLKs: 1 out of 24 4%

## Timing Summary

The clock frequency is 92MHz. the throughput will be 92x8x128/129 that is approximately 3.25 Gbps.

```
______
Timing constraint: Default period analysis for Clock 'clk'
Clock period: 10.865ns (frequency: 92.039MHz)
Total number of paths / destination ports: 18069 / 708
Delay:
            10.865ns (Levels of Logic = 7)
Source:
             p2s_c_2 (FF)
Destination:
               memout 0 (FF)
Source Clock:
               clk falling
Destination Clock: clk falling
Data Path: p2s c 2 to memout 0
               Gate Net
  Cell:in->out
              fanout Delay Delay Logical Name (Net Name)
                  13 0.591 1.018 p2s_c_2 (p2s_c_2)
  FDRS_1:C->Q
                  3 0.704 0.535 _and0000<5>1 (_and0000<5>)
1 0.704 0.455 P1/Exp<0>11 (P1/Exp<0>11)
  LUT3_D:12->0
  LUT4:13->0
  LUT4:12->0
                  5 0.704 0.712 P1/Exp<0>38 (Exp<0>)
  LUT4:I1->0
                  3 0.704 0.610 P2/InM<5>1 (P2/InM<5>)
  LUT4:I1->0
                  6 0.704 0.673 p2s c mux0000<2>11 (N22)
  LUT4_D:13->0
                  14 0.704 1.035 memout mux0000<0>21 (N52)
                  1 0.704 0.000 memout_mux0000<8>28 (memout_mux0000<8>)
  LUT4:12->0
  FDE_1:D
                   0.308
                             memout 8
                10.865ns (5.827ns logic, 5.038ns route)
 Total
                   (53.6% logic, 46.4% route)
```

## Output Snapshot

Figure 1 demonstrate the snapshot at the time of an output. The output matched the expected value.



Figure 1 Snapshot of the outputs and expected values.

Figure 2 shows that all test has passed. This means all the expected value were equal to actual values.

```
Clock 13028 test starts
Output v match
Output pos match
Output hw match
ALL output signals in this clock cycle matched match
Clock 13028 test ends

|-=-=-=-|
|!!All tests passed!!|
|-=-=-=-|
```

Figure 2 All test passed