

# Fakultät für Elektrotechnik und Informationstechnik Professur für Leistungselektronik

# Investigation the influence of bond wire lift-off on the switching behavior of IGBT module



DUT FF225R17KE, 225A, 1.7kV
 3 IGBT chips parallel
 Each chip has 4 emitter segments
 Each segment 2 bonding foots

 Module layout shows following, only low side is tested





#### **Test procedure**

Double pluse test,  $V_{\rm ce,sat}$ ,  $V_{\rm G,th}$ , C-V measurement up to 900 V



Cut bond wire to simulate the bond wire lift-off, 6 steps (S1 – S6)

**S1** (new module)





S6 cut 6 wires of each IGBT chip, ¾ area is "lossing"

S2 cut 1 wire of each IGBT chip





S5 cut 4 wires of each IGBT chip, ½ area is "lossing"



S3 cut 2 wires of each IGBT chip, ¼ area is "lossing"





S4 cut 3 wires of each IGBT chip, ¼ area is "lossing"



# • $V_{CE,sat}$ and $V_{G,th}$







#### C-V measurement





• The Ciss increases slightly at high voltage, which is due to the increased Miller capacitance. (the reason need to be discussed.. I don't have it now in my mind... 😊 )



#### C-V measurement



No visiable change on the output capacitance



Switching behavior (bigger figures are in word ☺)



#### For turn-ON:

- A slightly increasing dv/dt can be found, however, very small.
- The obvious change of the turn-ON behavior is measurend, after cutting 6 bond wires for each chip

#### For turn-OFF:

 No visiable changing of the turn-OFF behavior (plasma controlled)

Testcondition:  $V_{\text{CE}} = 900\text{V}$ ,  $I_{\text{C}} = 225\text{A}$ ,  $R_{\text{G,on}} = R_{\text{G,off}} = 3.3\Omega$ , Room temperature



## Analysis





#### **Analysis**

More carefully analysis / uncertainty analysis



- The cutting cannot 100% represent the bond wire lift-off, but only heel crack.
- If the lift-off happens on the bottom segments, the influence should be even higher. (inductance becomes higher, more current will flow through this long wire)
- The cutting position makes difference: the yellow position has more significant impact on the increasing of the inductance.
- Due to the real bond wire lift-off after power cycling, some early failure could happen, such as  $V_{\rm G,th}$  shifting and the decreasing of blocking capability.



#### **Simulation**



- The increased  $L_{\rm CS}$  (10nH, red to 20nH, green) pulls the "real" gate voltage down during the pos. di/dt.  $\rightarrow$  lower di/dt
- This cannot be seen from the measured gate voltage, because the influence of the  $L_{\rm G}$ , and another portions of  $L_{\rm CS}$ . (Cu trace, etc.)
- Almost no change on the gate current, due to already high gate-loop inductance.
- Oszillation is caused by the snap diode RR, (not this case in the measurement)

# TECHNISCHE UNIVERSITÄT CHEMNITZ CHEMNITZ CONCLUSION

- Loosing the connection of the segment on the IGBT active area will not change the capacitance.
- The changing of the turn-ON behavior is not significant, and related actually to the changing of the  $L_{\rm CS}$
- The results are packaging dependent, more tests are running

# TECHNISCHE UNIVERSITÄT CHEMNITZ CHEMNITZ COMPlete DoE

- Here is my complete DoE:
- 1. PCT with two conditions on 34mm module, then DP (50% done).

Because the 34mm is normally failed due to  $V_{\rm CE}$  and  $R_{\rm th}$  increasing at the same time. This is used to confirm, that the PCT condition has no influence on our final conclusion. Further, confirm the aging of the solder layer has no influence on the capacitance. (other research groups have a different opinion)

2. PCT on 3-Pin and 4-Pin TO 247 DUT, then DP (50% done).

The TO device is normally failed with pure bond wire failure (again, change the  $L_{\rm CS}$ ) but due to the press effect of the mold compound, maybe the influence is not so significant as expected. 4-Pin device is just to confirm the results for 4-Pin, because of the connection of sense emitter, there should be no influence on the switching.

3. Module with more than one segment on the IGBT chip (*Done*)

#### What is your suggestion? Danke dir ^\_^



#### Discussion the influence of the common-emitter resistance

 Hypothesis: the common-emitter resistance has very significant impact on the turn-off behavior [only turn-OFF!]

**Simulation model:** 





#### Discussion the influence of the common-emitter resistance

#### Simulation results

Green:  $R4 = 50m\Omega$ 

Red:  $R4 = 10m\Omega$ 

The measurement delivers a wrong and opposite voltage, if the increasing of R4 is significant

The real gate voltage is already lower, before the turn-OFF, because of the in creased R

The gate current for higher R is higher, the same as CB's measurements





#### Discussion the influence of the common-emitter resistance

#### Analysis: Gate voltage



Green:  $R = 50m\Omega$ 

Red:  $R = 10m\Omega$ 



Before turn – OFF:  $V_{CGE} = V_{GDU} - V_{RCE}$ 

During the Platau:  $V_{CGE} = -V_{GDU} + V_{RG} - V_{RCE}$ 

During the Platau [measure]:  $V_{CGE} + V_{RCE} = -V_{GDU} + V_{RG}$ 



#### <u>Discussion the influence of the common-emitter resistance</u>

#### Analysis: Gate current



Green:  $R = 50m\Omega$ 

Red:  $R = 10m\Omega$ 



The gate current is actually the current through the R<sub>G</sub>

If the  $R_{CE}$  is small or even  $0: V_{RG} = V_{GDU} + V_{CGE}$ 

Current is the max.  $V_{RG} / R_{G}$ 

If the  $R_{CE}$  becomes bigger:  $V_{RG} = V_{GDU} + V_{CGE} + V_{RCE}$ 

The real gate voltage  $V_{\rm CGE}$  decreases during the turn-OFF, the voltage drop on the  $R_{\rm G}$  becomes consequently smaller. However, the voltage drop on the  $R_{\rm CE}$  helps to "hold" the voltage difference; therefore, the current is higher.



#### Analysis: current path





 Besides the lateral current inside the device, also a portion of current through the metallization to the bond wire



Analysis: current path



- If we assume that the resistance is constant, then the distribution of the emitter potential is current dependent
- The higher the current, the stronger the emitter potential unsymmetrical, more current flows through the left-hand side segment. (CB's measurement: two times rated current into SCII)
- The right-hand side segment has the lowest gate voltage, the most left-hand side segment has the complete gate voltage
- Question: The lateral current is caused by the device itself or due to the lost bond wires caused unsymmetrical emitter potential?



Simulation





• 500 μΩ





• 2 m $\Omega$ 





• 5 m $\Omega$ 





• 2 times current,  $5m\Omega$ 





- 3 times current,  $10\mathrm{m}\Omega$ 

**SC II!!!** 

 Gate voltage and load current play a major role for chip emitter layout without common-source Inductance after bond wire lift-off

