# Interrupts

#### **Today**

Exceptional control flow



How to do this safely and correctly

Focus on low-level mechanisms today

#### **Monday**

Using interrupts as client

Coordination of activity

(exception and non-exception, multiple handlers)



```
while (1) {
   char ch = keyboard_read_next();
   update_screen();
}
```

How long does it take to send a scan code?

- IIkHz, II bits/scan code
How long does it take to update the screen?
What could go wrong?

```
while (1) {
   char ch = keyboard_read_next();
   update_screen();
}
```

char arrives

```
while (1) {
   char ch = keyboard_read_next();
   update_screen();
}
```

char arrives

```
while (1) {
   char ch = keyboard_read_next();
   update_screen();
}
```



#### The Problem

Ongoing and long-running computations (graphics, simulations, applications, ...) are keeping CPU occupied, but...

When an external event arises, need to respond immediately/quickly.

Consider: Why does your phone have a ringer/vibrate? What would you have to do to receive a call if it didn't?

## Asynchronous processing

```
when a scancode arrives {
   add scancode to queue;
}
while (1) {
   while (queue is empty) {}
   update_screen();
}
```



#### Hardware Can Help

```
int uart_getc(void) {
    while (!(uart->lsr & MINI_UART_LSR_RX_READY));
    return uart->data & 0xFF;
}

void uart_putc(unsigned c) {
    if (c == '\n') {
        uart_putc('\r');
    }
    while (!(uart->lsr & MINI_UART_LSR_TX_EMPTY));
    uart->data = c;
}
```



# Asynchronous I/O (with HW help)

```
while (1) {
  while (queue is empty) {}
  update_screen();
}
```

chars arrive, buffered in HW



#### Interrupts to the rescue!

Cause processor to pause what it's doing and instead execute interrupt code, return to original code when done

External events (peripherals, timer)

Internal events (bad memory access, software trigger)

Critical for responsive systems, hosted OS

Interrupts are essential and powerful, but getting them right requires using everything you've learned:

Architecture, assembly, linking, memory, C, peripherals, ...

# code/button-blocking code/button-interrupt

#### Interrupt mechanics

Somewhat analogous to function call

- Suspend currently executing code, save state
- Jump to handler code, process interrupt
- When finished, restore state and resume

Must adhere to conventions to avoid stepping on each other

- Consider: processor state, register use, memory
- Hardware support helps out

(different modes, banked registers)

#### ARM processor modes

User unprivileged

**IRQ** interrupt

FIQ fast interrupt

Supervisor privileged, entered on reset (this is us)

Abort memory access violation

Undefined undefined instruction

System privileged mode that shares user regs

#### **CPSR**



| M[4:0] | Mode       |  |
|--------|------------|--|
| b10000 | User       |  |
|        | FIQ        |  |
| Ы0010  | IRQ        |  |
| b10011 | Supervisor |  |
|        | Abort      |  |
|        | Undefined  |  |
| blllll | System     |  |

msr cpsr\_c, r0 mrs r0, cpsr\_c

@ Copy r0 to CPSR@ Copy CPSR to r0

## Per-mode banked registers

| Register | supervisor | interrupt |  |
|----------|------------|-----------|--|
| R0       | R0         | R0        |  |
| RI       | RI         | RI        |  |
| R2       | R2         | R2        |  |
| R3       | R3         | R3        |  |
| R4       | R4         | R4        |  |
| R5       | R5         | R5        |  |
| R6       | R6         | R6        |  |
| R7       | R7         | R7        |  |
| R8       | R8         | R8        |  |
| R9       | R9         | R9        |  |
| RIO      | RIO        | RIO       |  |
| fp       | RII        | RII       |  |
| ip       | R12        | RI2       |  |
| sp       | R13_svc    | R13_irq   |  |
| lr       | R14_svc    | R14_irq   |  |
| pc       | R15        | RI5       |  |
| CPSR     | CPSR       | CPSR      |  |
| SPSR     | SPSR       | SPSR      |  |

| Modes             |        |                 |          |           |           |               |
|-------------------|--------|-----------------|----------|-----------|-----------|---------------|
| Privileged modes— |        |                 |          |           |           |               |
|                   |        | Exception modes |          |           |           |               |
| User              | System | Supervisor      | Abort    | Undefined | Interrupt | Fast interrup |
| R0                | R0     | R0              | R0       | R0        | R0        | R0            |
| R1                | R1     | R1              | R1       | R1        | R1        | R1            |
| R2                | R2     | R2              | R2       | R2        | R2        | R2            |
| R3                | R3     | R3              | R3       | R3        | R3        | R3            |
| R4                | R4     | R4              | R4       | R4        | R4        | R4            |
| R5                | R5     | R5              | R5       | R5        | R5        | R5            |
| R6                | R6     | R6              | R6       | R6        | R6        | R6            |
| R7                | R7     | R7              | R7       | R7        | R7        | R7            |
| R8                | R8     | R8              | R8       | R8        | R8        | R8_fiq        |
| R9                | R9     | R9              | R9       | R9        | R9        | R9_fiq        |
| R10               | R10    | R10             | R10      | R10       | R10       | R10_fiq       |
| R11               | R11    | R11             | R11      | R11       | R11       | R11_fiq       |
| R12               | R12    | R12             | R12      | R12       | R12       | R12_fiq       |
| R13               | R13    | R13_svc         | R13_abt  | R13_und   | R13_irq   | R13_fiq       |
| R14               | R14    | R14_svc         | R14_abt  | R14_und   | R14_irq   | R14_fiq       |
| PC                | PC     | PC              | PC       | PC        | PC        | PC            |
| CPSR              | CPSR   | CPSR            | CPSR     | CPSR      | CPSR      | CPSR          |
|                   |        | SPSR_svc        | SPSR_abt | SPSR_und  | SPSR_im   | SPSR_fig      |

indicates that the normal register used by User or System mode has been replaced by an alternative register specific to the exception mode

## Interrupts step-by-step

External event triggers interrupt. Processor response:

- Complete current instruction
- Switch processor more, save return address (PC+8) into LR of new mode, save CPSR into SPSR, Tricky! Needs to happen "simultaneously"...
  - Disable further interrupts until exit this mode
  - Force PC to address 0x18 (location in vector table)
  - Software takes over

## **ARM Interrupts**

| Normal Address | Exception                | Mode       |  |
|----------------|--------------------------|------------|--|
| 0×00000000     | Reset                    | Supervisor |  |
| 0×0000004      | Undefined instruction    | Undefined  |  |
| 0×00000008     | Software Interrupt (SWI) | Supervisor |  |
| 0×000000C      | Prefetch Abort           | Abort      |  |
| 0×00000010     | Data Abort               | Abort      |  |
| 0×0000018      | IRQ (Interrupt)          | IRQ        |  |
| 0×000001C      | FIQ (Fast Interrupt)     | IRQ        |  |

#### Start sequence

0x8000000 start.s svc stack \_start: mov r0, #0xD2 @ mode = interrupt heap msr cpsr\_c, r0 .bss mov sp, #0x8000 .rodata mov r0, #0xD3 @ mode = supervisor .data msr cpsr\_c, r0 mov sp, #0x8000000 .text mov fp, #0 interrupt stack 0x8000 bl \_cstart interrupt code 0x0000

#### cstart.c

```
int *vectorsdst = _RPI_INTERRUPT_VECTOR_BASE;
int *vectors = &_vectors;
int *vectors_end = &_vectors_end;
while (vectors < vectors_end) {
    *vectorsdst++ = *vectors++;
}</pre>
```

Symbols \_vectors and \_vectors\_end used to mark region to be copied to vector table

#### Relative vs absolute address

```
vectors:
vectors:
                                     ldr pc, _abort_asm
    b abort_asm
                                     ldr pc, _abort_asm
      abort as
                                     ldr pc, _abort_asm
                                     ldr pc, _abort_asm
                                     ldr pc, _abort_asm
            asm
                                     ldr pc, _abort_asm
                                     ldr pc, _interrupt_asm
       terr
                asm
                                     ldr pc, _abort_asm
      abort_as.
    cors end:
                                                          .word abort_asm
                                     _abort_asm:
                                     _interrupt_asm:
                                                          .word interrupt_asm
                                 _vectors_end:
```

"position-independent code"

#### code/vectors

#### Interrupt vector

```
void interrupt_vector(unsigned int pc)
{
   // process interrupt in C code
}
```