### Performance

#### Admin:

Lab this week: discuss projects.

Ordering parts: keep all receipts! If paying with a credit card, you must have a receipt that shows at least the last four digits of the card.

If you need a particular part, ask and we can either order it for you or see if we have it already (e.g., ADC and DAC chips).





## Command Module 64,000 lbs

Saturn V 6,200,000 lbs

Payload 1.5% of total weight





## Why is performance optimization important?



#### User experience matters

## BIG DATA





#### Demo: clear

- Compiler flags leverage automatic optimizations
  - gcc -00 [source files] [object files] -o
     output file
  - Common options: -00,-01, -02, -03
  - Other options: -Ofast, -Og, -Os
     Ofast May produce inaccurate math results

```
draw pixel:
  8010: f8 40 2d e9 push {r3, r4, r5, r6,
r7, lr}
   8014: 00 40 a0 e1
                        mov r4, r0
   8018: 01 50 a0 e1
                        mov r5, r1
   801c: 02 70 a0 e1
                        mov r7, r2
   8020: c9 01 00 eb
                        bl #1828 <fb get width>
   8024: 00 60 a0 e1
                        mov r6, r0
   8028: c7 01 00 eb
                        bl #1820 <fb get width>
   802c: 28 30 9f e5
                        ldr r3, [pc, #40]
   8030: 00 30 93 e5
                        ldr r3, [r3]
   8034: 97 <unknown>
   8035: 06 02 e0 02
                        rsceq r0, r0,
   8050: 03 20 c3 e5
                        strb r2, [r3, #3]
   8054: f8 40 bd e8
                        pop {r3, r4, r5, r6, r7,
lr}
```

```
draw pixel:
  8010: f8 40 2d e9 push {r3, r4, r5, r6,
r7, lr}
   8014: 00 40 a0 e1
                        mov r4, r0
   8018: 01 50 a0 e1
                        mov r5, r1
   801c: 02 70 a0 e1
                        mov r7, r2
   8020: c9 01 00 eb
                        bl #1828 <fb get width>
   8024: 00 60 a0 e1
                        mov r6, r0
   8028: c7 01 00 eb
                       bl #1820 <fb get width>
   802c: 28 30 9f e5
                        ldr r3, [pc, #40]
   8030: 00 30 93 e5
                        ldr r3, [r3]
   8034: 97 <unknown>
   8035: 06 02 e0 02 rsceq r0, r0,
   8050: 03 20 c3 e5 strb r2, [r3, #3]
   8054: f8 40 bd e8
                       pop {r3, r4, r5, r6, r7,
lr}
```

Overhead for creating stack frame, saving regs

```
draw pixel:
  8010: f8 40 2d e9 push {r3, r4, r5, r6,
r7, lr}
   8014: 00 40 a0 e1
                        mov r4, r0
   8018: 01 50 a0 e1
                       mov r5, r1
   801c: 02 70 a0 e1
                        mov r7, r2
   8020: c9 01 00 eb
                        bl #1828 <fb get width>
   8024: 00 60 a0 e1
                        mov r6, r0
   8028: c7 01 00 eb bl #1820 <fb get width>
   802c: 28 30 9f e5
                        ldr r3, [pc, #40]
   8030: 00 30 93 e5
                        ldr r3, [r3]
   8034: 97 <unknown>
   8035: 06 02 e0 02 rsceq r0, r0,
   8050: 03 20 c3 e5
                       strb r2, [r3, #3]
   8054: f8 40 bd e8
                       pop {r3, r4, r5, r6, r7,
lr}
```

Overhead to call functions

- Compiler flags
- Inlining/Remove repetitive function calls
  - Reduce function calls overhead
  - Can use the inline keyword to inline short helper function

- Compiler flags
- Inlining/Remove repetitive function calls
- Aggregate loads/stores
  - can load/store a word once instead of 4 bytes

| 0x8000 |  |  | 0x8004 |  |  |  |           |           |
|--------|--|--|--------|--|--|--|-----------|-----------|
|        |  |  |        |  |  |  |           | 8 Idr/str |
|        |  |  |        |  |  |  | 2 ldr/str |           |

- Compiler flags
- Inlining/Remove repetitive function calls
- Aggregate loads/stores
- Loop optimization
  - Code Hoisting: remove loop-invariant ops from loop body
  - Flatten nested loop
  - Loop unrolling: combine operations from multiple iteration



- Compiler flags
- Inlining/Remove repetitive function calls
- Aggregate loads/stores
- Loop optimization
- Manual Assembly

- Compiler flags leverage automatic optimizations
- Inlining Reduce function call overhead
- Aggregate loads/stores less instructions per memory operation
- Loop optimizations code hoisting, combination, unrolling
- Manual assembly Be smarter than the compiler



#### When to optimize?

$$S_{latency}(s) = \frac{1}{(1-p) + \frac{p}{s}}$$

- S<sub>latency</sub> the theoretical speedup of the execution of the entire program
- s the speedup of the part of the program you're optimizing
- p the proportion of execution time that the part the program you're optimizing originally occupied



Suppose your original program took t cycles to execute



The program is divided into two distinct portions:

- Part A takes 75% of the time
- Part B takes 25% of the time



If we optimize part B to make it 5 times faster, this only reduces the overall computation time slightly

Part B is 25% of the overall program (p = .25) and we speed it up by a factor of 5 (s = 5)

$$S_{latency} = \frac{1}{1 - .25 + \frac{.25}{5}} = 1.25$$

Overall program speedup is 1.25



If we optimize part A to make it just twice as fast, we get a greater overall speedup

Part A is 75% of the overall program (p = .75) and we speed it up by a factor of 2 (s = 2)

$$S_{latency} = \frac{1}{1 - .75 + \frac{.75}{2}} = 1.60$$

Overall program speedup is 1.60

### Profiling

- Analyze your program at runtime to measure characteristics of interest
  - Space/time complexity
  - Frequency of certain instructions
  - Frequency and Duration of Function Calls
- Useful for guiding optimization or debug

## Demo: stackprof

# Beyond Software Optimization



## Processor-Memory Performance Gap



[Hennessy, J.L.; Patterson, D.A. Computer Organization and Design, 2nd ed.]

#### Memory Hierarchy

CPU

REG (SRAM)

1 cycle

Memory (DRAM)

~100 cycles

Persistent Storage (DISK or FLASH)

~1,000,000 cycles

Cheaper Capacity

# Me: optimizes assembly code

Memory: stalls

Me: for 100 cycles



# **Memory Hierarchy**



Cheaper

Capacity

# w/o caches

CPU wants to access memory location in black.

Take 100 cycles every access



100 cycles on cache miss (main memory access).

1 cycle on cache hit!



**Concept 1: Temporal Locality** 

Optimize frequently used data





**Concept 2: Spatial Locality** 

Optimize neighbor data



#### Limited cache size





#### **Eviction**



#### **Eviction**





# BCM 2835 Data Cache

L1 Total Size: 16 KB

L1 Block Size: 32 Bytes

#### Figure 3.3. Cache Type Register format



```
// system.c
unsigned system_get_cache_type(void) {
    // See section 3.3.2 in arm1176
    unsigned reg;
    __asm__ volatile("mrc _ p15, 0, %0, c0, c0, 1" : "=r"(reg));
    return reg;
}
```

# **Enabling Cache**

Figure 3.18. Control Register format



```
// system.c

system_enable_dcache(void) {
    // See section 3.2.7 in arm1176
    unsigned reg;
    __asm__ volatile("mrc    p15, 0, %0, c1, c0, 0" : "=r"(reg));
    reg |= SYSTEM_DCACHE_ENABLE; //(1<<2)
    __asm__ volatile("mcr    p15, 0, %0, c1, c0, 0" : : "r"(reg));
}</pre>
```

# Demo: clear

w/ cache enabled

# Know your hardware!



#### **Evolution of Processors**



# Memory System Performance

| Processor               | Alpha 21164        |                |
|-------------------------|--------------------|----------------|
| Machine                 | AlphaServer 8200   |                |
| Clock Rate              | 300 MHz            |                |
| Memory Performance      | Latency            | Bandwidth      |
| I Cache (8KB on chip)   | 6.7 ns (2 clocks)  | 4800 MB/sec    |
| D Cache (8KB on chip)   | 6.7 ns (2 clocks)  | 4800 MB/sec    |
| L2 Cache (96KB on chip) | 20 ns (6 clocks)   | 4800 MB/sec    |
| L3 Cache (4MB off chip) | 26 ns (8 clocks)   | 960 MB/sec     |
| Main Memory Subsystem   | 253 ns (76 clocks) | 1200 MB/sec    |
| Single DRAM component   | ≈60ns (18 clocks)  | ≈30–100 MB/sec |

[Patterson, David, et al. "A case for intelligent RAM."]

# Moving data between the cpu and memory is the bottleneck

# strcpy

```
for (int i = 0; i <= strlen(src); i++) {
    dst[i] = src[i]
}</pre>
```

All we're doing is loading data from memory into the CPU and storing it back into memory

# Avoiding the Memory Bottleneck

- Raspberry Pi has a **DMA Controller** that allows us to read and write memory without having to go through the processor (avoiding the load/store latency)
- Section 4 of BCM2835-ARM-Peripherals.pdf

# Demo: dma

# Measuring Performance

Don't optimize blind

# Taking Measurements

- Hardware interrupts gprof.c
- Code Instrumentation timer
- Also: instruction set simulation, OS hooks, performance counters
- Many techniques rely on sampling (statistical profilers) to trade off accuracy for speed

# Visualizing Measurements

#### **Chrome Developer Tools**



- Output profiling information in standard format (linux perf)
- Use thlorenz/cpuprofilify to convert into .cpuprofile format

# Demo: stackprof

#### Performance Metrics

Latency: time to complete an action

- How fast to load data from memory?
- How fast can instruction X complete?

Throughput: actions over a period of time

- How many instructions/second?
- How many compute operations per second? (GOPs, GFLOPS)

### Stages in Instruction Execution

How does an instruction execute on a processor?

add r0, r1, r2

[IF] Instruction Fetch: load instruction from memory based on PC

[ID] Instruction Decode: decode the instruction operation, dst, src

**[EX]** Execute (ALU): execute arithmetic

[MEM] Memory Access: load or store data value to memory

[WB] Write Back: write value back to register

#### **Processor Units**



```
ldr r0, [r1, r2]
add r0, r0, r2
str r1, [r1, r2]
```

|    | REG FILE |
|----|----------|
| r0 | 0x0000   |
| r1 | 0x8000   |
| r2 | 0x0004   |

|        | MEMORY |
|--------|--------|
| 0x8000 | 0xFFFF |
| 0x8004 | 0x107E |

$$PC = 0$$



ldr r0, [r1, r2]

1 clock cycle (200 MHz)





|        | MEMORY |
|--------|--------|
| 0x8000 | 0xFFFF |
| 0x8004 | 0x107E |



OP: 1dr r1 = 0x8000r2 = 0x0004

```
ldr r0, [r1, r2]
add r0, r0, r2
str r1, [r1, r2]
```

|    | REG FILE |
|----|----------|
| r0 | 0x0000   |
| r1 | 0x8000   |
| r2 | 0x0004   |

|        | MEMORY |
|--------|--------|
| 0x8000 | 0xFFFF |
| 0x8004 | 0x107E |



ldr r0, [r1, r2]
add r0, r0, r2
str r1, [r1, r2]







OP: ldr MEM\_val = MEM[ALU\_val] = MEM[0x8004] = 0x107E



r0 <- MEM\_val r0 <- 0x107E

```
ldr r0, [r1, r2]
add r0, r0, r2
str r1, [r1, r2]
```

|    | REG FILE |
|----|----------|
| r0 | 0x107E   |
| r1 | 0x8000   |
| r2 | 0x0004   |

|        | MEMORY |
|--------|--------|
| 0x8000 | 0xFFFF |
| 0x8004 | 0x107E |

$$PC = 4$$



add r0, r0, r2



OP: add r0 = 0x107Er2 = 0x0004

## Single-Cycle Processor

```
ldr r0, [r1, r2]
add r0, r0, r2
str r1, [r1, r2]
```

|    | REG FILE |
|----|----------|
| r0 | 0x107E   |
| r1 | 0x8000   |
| r2 | 0x0004   |

|        | MEMORY |
|--------|--------|
| 0x8000 | 0xFFFF |
| 0x8004 | 0x107E |



## Single-Cycle Processor

```
ldr r0, [r1, r2]
add r0, r0, r2
str r1, [r1, r2]
```

|    | REG FILE |
|----|----------|
| r0 | 0x107E   |
| r1 | 0x8000   |
| r2 | 0x0004   |

|        | MEMORY |
|--------|--------|
| 0x8000 | 0xFFFF |
| 0x8004 | 0x107E |



OP: add

\_\_\_

# Single-Cycle Processor



r0 <- ALU\_val r0 <- 0x1083

## Disadvantages of Single Cycle CPU

CPU resources not fully utilized

5 resource units: IF, ID, EX, MEM, WB

Only 1 unit used at a time → 20% utilization



## Disadvantages of Single Cycle CPU

CPU clock cycle is slow & 1 instruction per clock cycle

@ 200 MHz clock → 200,000,000 instructions per second

Latency: 5 ns per instruction

Throughput: 200 M-instr/sec



## Fixing the Single Cycle CPU

#### **Pipelining**

- Each instruction can start using a free unit before the previous instruction is completed
- Increases throughput and CPU utilization (100%)



# Fixing the Single Cycle CPU

#### Multi-Cycle

- Each instruction takes more clock cycles, but CPU can be clocked faster
- 1 clock cycle per functional unit (200 Mhz x 5 = 1 Ghz)
  - @ 1 GHz clock → 1,000,000,000 instructions per second



#### Data Hazards

Instruction 2 in the pipeline depends on result of Instruction 1.

If Instruction 2 reads the register file (EX stage) before Instruction 1 has updated it (WB stage).



#### Data Hazards

Solution 1: Detect the dependency & stall until previous WB is complete.



#### **Data Hazards**

Solution 2: Detect the dependency & forward the result to next instruction.



Which instruction to fetch after a branch instruction?

What stage of the pipeline do we compute where to branch?

Hint: PC + offset

Which instruction to fetch after a branch instruction?

Which instruction to fetch after a branch instruction?

```
TAKE LOOP:
     add r0, r0, #1
     cmp r0, r1 // r0=1, r1=10
     bne TAKE LOOP
  ldr r0, r3 //not taken
                  Naively increment
                 next instruction fetch
                    (PC = PC + 4)
Instr 1: bne TAKE_LOOP
                                  ID
Instr 2: Idr r0, r3
                                  IF
                                Wrong instruction fetched:(
                                       INCORRECT
```

Which instruction to fetch after a branch instruction?

```
TAKE LOOP:
     add r0, r0, #1
     cmp r0, r1 // r0=1, r1=10
     bne TAKE LOOP
  ldr r0, r3 //not taken
                                            Instruction to branch to:
                  Naively increment
                                                 PC = PC - 12
                 next instruction fetch
                    (PC = PC + 4)
                                                 W
Instr 1: bne TAKE_LOOP
                             ΙF
                                  ID
                                       EX
                                            M
                                                      W
Instr 2: Idr r0, r3
                                  IF
                                       ID
                                            EX
                                                 M
                                                       B
                                 Wrong instruction fetched:(
                                       INCORRECT
```

Solution 1: Stall until branch address is resolved.

```
TAKE LOOP:
     add r0, r0, #1
     cmp r0, r1 // r0=1, r1=10
     bne TAKE LOOP
  ldr r0, r3 //not taken
                                             Instruction to branch to:
                  Naively increment
                                                 PC = PC - 12
                 next instruction fetch
                    (PC = PC + 4)
                                                  W
Instr 1: bne TAKE_LOOP
                              ΙF
                                   ID
                                             M
                                                                 W
Instr 2: add r0, r0, #1
                                             IF
                                                  ID
                                                       EX
                                                            M
                                   stalled
                                            Correct instruction fetched:)
```

Solution 2: Speculate - Try to predict branch taken or not taken.

```
TAKE LOOP:
     add r0, r0, #1
     cmp r0, r1 // r0=1, r1=10
     bne TAKE LOOP
  ldr r0, r3 //not taken
                                            Instruction to branch to:
                  Naively increment
                                                PC = PC - 12
                 next instruction fetch
                    (PC = PC + 4)
                                                 W
Instr 1: bne TAKE LOOP
                             ΙF
                                  ID
                                            M
Instr 2: add r0, r0, #1
                                  IF
                                       ID
                                           EX
                                                           IMPORTANT:
                     Predict taken:
                                                        CHECK PREDICTION
                      PC = PC - 12
                                                             PC ?= PC
                                  Correct instruction fetched:)
```

Solution 2: Speculate - Try to predict branch taken or not taken.

```
TAKE LOOP:
     add r0, r0, #1
     cmp r0, r1 // r0=1, r1=10
     bne TAKE LOOP
  ldr r0, r3 //not taken
                                            Instruction to branch to:
                  Naively increment
                                                PC = PC - 12
                 next instruction fetch
                    (PC = PC + 4)
                                                 W
Instr 1: bne TAKE LOOP
                             ΙF
                                  ID
                                            M
                                                      W
Instr 2: add r0, r0, #1
                                  IF
                                       ID
                                           EX
                                                 M
                                                      B
                                                           IMPORTANT:
                     Predict taken:
                                                       CHECK PREDICTION
                      PC = PC - 12
                                                             PC ?= PC
                                  Correct instruction fetched:)
```

Speculation: What if branch is predicted incorrectly?

```
TAKE LOOP:
     add r0, r0, #1
     cmp r0, r1 // r0=10, r1=10
     bne TAKE LOOP
  ldr r0, r3 //not taken
                                           Instruction to branch to:
                  Naively increment
                                                PC = PC + 0
                next instruction fetch
                   (PC = PC + 4)
                                                W
Instr 1: bne TAKE LOOP
                             ΙF
                                  ID
                                           M
Instr 2: add r0, r0, #1
                                  IF
                                      ID
                                           EX
                                                           IMPORTANT:
                     Predict taken:
                                                       CHECK PREDICTION
                     PC = PC - 12
                                                            PC ?= PC
                                   INCORRECT Instruction
```

Speculation: What if branch is predicted incorrectly?

```
TAKE LOOP:
     add r0, r0, #1
     cmp r0, r1 // r0=10, r1=10
     bne TAKE LOOP
  ldr r0, r3 //not taken
                                            Instruction to branch to:
                  Naively increment
                                                  PC = PC + 0
                 next instruction fetch
                    (PC = PC + 4)
                                                  W
Instr 1: bne TAKE LOOP
                              ΙF
                                   ID
                                             M
                                                                      W
Instr 2: add r0, r0, #1
                                                       ID
                                                           EX
                                                                 M
                                                                      В
Instr 2: Idr r0, r3
                                    SQUASH
```

#### **Branch Prediction**

Piece of hardware to predict if branch will be taken or not taken.

Simplest: Always predict TAKEN

#### 2-bit Predictor:



Source: https://cw.fel.cvut.cz/old/courses/a0b36apo/en/tutorials/06/start

# Demo: clear

w/ branch prediction

# Parallel Architecture

## Instruction Level Parallelism (ILP)

Pipelined CPU Fetch/ Decode **Execution Unit** (ALU) **Execution Context** 

1 instr/cycle



2 instr/cycle

## Limits of ILP



# Why Parallelism?



## Data Level Parallelism (DLP)

**Pipelined CPU** Fetch/ Decode **Execution Unit** (ALU) **Execution Context** 

ldr r0, r1
ldr r2, r3
add r0, r2

vld v0, v1 vld v2, v2 vadd v0, v2

Single Instruction, Multiple Data SIMD CPU



1 instr/cycle

1 instr/cycle 8 computations/cycle

## Thread Level Parallelism (TLP)

Multiple Execution Contexts = Hardware Multithreading



Multiple programs/threads can run together concurrently, but still have to share pipeline resources.

### **Modern Quad-Core CPU**



# Modern GPU (NVIDIA GTX 1080)



20 cores \* 4 pipelines \* 32 element SIMD ALUs = **2,560 parallel computations** \* 2 FLOPs (mult-add) \* 1.6 Ghz = **8.1 TERAFLOPS** 

## **Architecture Summary**

Hardware makes optimizations for instruction latency & throughput.

Memory latency is very significant.

Single-thread performance is not increasing drastically on chips anymore.

Multicore chips and application-specific processors are rising.

Software/algorithm needs to match the architecture (or vice versa).