3478A Service

The flip-flop operates like a latch and transfers data from Port P23 during each ALE cycle.

- c. Once the previous conditions are met (the RAM is addressed) and line CE2 is high, data from the RAM is transferred to the Data Lines.
- 7-F-63. Sending Data to the RAM. The RAM can receive new Data when its R/W line (Read/Write at U512 pin 20) is low. This can only happen if the 3478A's Cal Enable Switch (located on the front panel) is on and the  $\overline{WR}$  line of the CPU (Write at U501 pin 10) is low. The following explains the operation.
- a. The Cal Enable Switch brings one input of NOR gate U508C low.
- b. The other input of the gate is a low from the  $\overline{WR}$  line.
- c. The output of U508C goes high, and since NOR gate U508D is configured as an inverter, the output of U508D goes low. The RAM is now ready to receive new data.
- 7-F-64. Since the 3478A's Calibration Constants are stored in the CMOS RAM, the constants must remain in the RAM when the 3478A is turned off (or power removed). This is done by battery BT701 in the +5V Power Supply Circuit. In addition, the RAM should not see any possible write commands (R/W low) during the time that power is removed. The RAM must be disabled. This is because a write command may erase some calibration constants. The RAM is disabled by comparator U550C (part of the CPU's power-on circuit in the +5V power supply). The operation is as follows (refer to Schematic 4 for the explanation):
- a. As long as the 3478A is on, the RAM gets its supply voltage from CR500.
- b. When power is off, the RAM gets its supply voltage from battery BT701 through diode CR764. The battery voltage is used for data retention.
- c. After turning power off, the RAM is disabled by setting line CE2 low. This is done by comparator U550C (see Schematic 4). The comparator senses a low (or no +5V) from voltage divider R761, R762, and R763. Since U550C's inverting input is at the battery voltage, the output of U550C becomes low. This discharges capacitor C763 before the power supply goes off. This makes line CE2 low and disables the RAM.
- **7-F-65. Keyboard Operation.** The Keyboard's pushbuttons are connected in a 4x4 matrix and are continuously scanned by the CPU. The operation is as follows:
- a. One side of the matrix is connected to Ports P10 to P13 of the CPU (U501 pins 27 to 30) and the other side is connected to Ports P14 to P17 (U501 pins 31 to 34).

- b. Before scanning starts, Ports P14 to P17 are low. When scanning begins, starting with Port P14, each port goes sequentially high.
- c. During the time that the keyboard is scanned, the CPU determines which one and if any of Ports P10 to P13 are high. A high on P10 to P13 is used to determine the button pressed. For example, the SRQ button is pressed and turns the corresponding SRQ switch on. This connects Port P11 to P17 and makes P11 high when P17 is high. Since the CPU knows when it sets P17 high and also knows when P11 is high, the pressed button is determined.
- **7-F-66.** Display Operation. The 3478A Display is an alphanumeric display with 12 annunciators. The CPU sends serial data to the Display Circuitry which in turn does all the necessary decoding of the data (to display readings, etc.). The operation is as follows:
- a. With line PWO high, the CPU can send new data to the Display Circuitry. Data is in serial form and is sent on the Data line (U506 pin 4). For the Display Circuitry to receive and decode the data, the other display lines have to send certain information to the circuitry. This is as follows:
  - 1. The Display Circuitry requires two clock inputs to receive data, I1 and I2. The inputs come from flip-flop U506 (pin3) and Port P25 for clock inputs I1 and I2, respectively. (Flip-flop U506 is used as a latch between the CPU and the Display Circuitry.)
  - 2. The ISA line (U506 pin 5) is used to give instructions to the Display Circuitry.
  - 3. The SYNC line (U506 pin 6) is used to tell the Display Circuitry when to look for instructions.
- b. With line PWO (from Port P23 of the CPU at U501 pin 36) low, the Display Circuitry operates without receiving any data from the CPU. The circuitry can operate in this mode since it has an internal clock (capacitor C502 is the frequency reference). With the circuitry in the internal mode, no updating of the display is done. Line PWO is controlled by the CPU.
- 7-F-67. HP-IB Operation. All interfacing between the CPU and the Hewlett-Packard Interface Bus (HP-IB) is done by the HP-IB Chip (U503) and two Bus Transceivers (U504 and U505). The HP-IB Chip is a microprocessor and changes the data sent and received by the CPU to the necessary HP-IB information (e.g. Listen, Talk, etc.). The Transceivers transfer and receive the HP-IB information between the HP-IB Chip and the Bus. The circuitry operates as follows:
- a. The HP-IB Chip (U503) receives its clock signal from the CPU's T0 output (U501 pin 1).



## COMPONENT LOCATOR TABLE FOR SCHEMATIC 3 (LOGIC)

| Component | Col. | Component | Col. | Component | Col. | Component | Col. |
|-----------|------|-----------|------|-----------|------|-----------|------|
| C401      | F,G  | CR501     | Α    | R469      | F    | TP3       | В    |
| C402      | F,G  | CR502     | J    | R470      | н    | TP4       | В    |
| C404      | Ğ    | CR503     | J    | R501      | Α    | TP5       | D    |
| C405      | G    | CR504     | J,K  | R503      | Α    | TP6       | Α    |
| C410      | ĪĠ   | CR505     | Ĥ    | R504      | Α    | TP7       | E    |
| C411      | F,G  | CR507     | Н    | R506      | Α    | TP8       | В    |
| C412      | Н    | CR508     | Н    | R509      | D    | TP9       | В    |
| C430      | F    |           |      | R510      | В    |           |      |
| C431      | F    | J501      | Α    | R517      | н    | U401      | G    |
| C432      | F    | J504      | J    | R518      | Н    | U402      | F    |
| C433      | F    |           |      | R519      | J    | U403      | G    |
| C463      | G    | JM401     | F    | R520      | J    | U404      | F    |
| C464      | G    | JM403     | Н    | R521      | н    | U405      | F    |
| C465      | H    | JM501     | С    | R522      | Н    | U461      | F    |
| C466      | Н    | JM502     | A,B  | R523      | Н    | U462      | G,H  |
| C467      | F    | JM503     | В    | R524      | Н    | U465      | G    |
| C468      | J    |           | l    | R528      | Α    | U466      | H    |
| C501      | Α    | R401      | E    | R529      | Α    | U467      | G,H  |
| C502      | A    | R402      | F    | R531      | Α    | U468      | H    |
| C503      | A    | R403      | F    | R532      | A    | U501      | В    |
| C504      | K    | R404      | F    | R534      | K    | U502      | C    |
| C506      | J    | R405      | F    | R538      | Н    | U503      | D,E  |
| C507      | J    | R406      | F    | R539      | J    | U504      | E,F  |
| C508      | E    | R407      | F    | R553      | A    | U505      | E    |
| C509      | J    | R408      | F    |           |      | U506      | A    |
| C510      | C    | R409      | G    | RT505     | A    | U507      | Α    |
| C511      | C    | R460      | H    |           |      | U510      | D    |
| C512      | В    | R461      | H    | RP527     | C    | U512      | C    |
| C514      | B,C  | R462      | G,H  |           |      | U513      | В    |
| C515      | B,C  | R463      | G    | S501      | K    | U514      | J    |
| C518      | A    | R464      | G    |           | 1    | U515      | A    |
|           |      | R465      | G,H  | T401      | G    | U550      | G    |
| CR401     | Н    | R466      | G,H  | T501      | Н    |           |      |
| CR402     | Н    | R467      | G,H  |           |      | Y460      | н    |
| CR500     | lΑ   | R468      | i F  | TP2       | ΙВ   | Y501      | ÌВ   |





Figure 7-G-5. A/D Converter and Control Logic 7-G-9/7-G-10