### **CSE 4207 CT 4 Assignment**

Roll No: 1903048

**Assignment Problem:** 

Category: A
Word Size = 7bits
ALU Operations = NOT ,ROR

### **HDL Code:**

Check List: Have you added all the modules written in verilog including YES ALU, ALU\_OP1, ALU\_OP2, ALU\_TESTBENCH?

#### ALU OP1.v

```
module ALU_OP1
(
    input wire [6:0] A,
    output wire [6:0] R
);
    assign R = ~A;
endmodule
```

#### ALU OP2.v

```
module ALU OP2
    input wire [6:0] A,
                         // Number of bits to rotate (0-
    input wire [2:0] B,
7)
    output reg [6:0] R
);
    always @(*) begin
        case (B)
            3'd0: R = A;
// No rotation
            3'd1: R = {A[0], A[6:1]};
            3'd2: R = \{A[1:0], A[6:2]\};
            3'd3: R = \{A[2:0], A[6:3]\};
            3'd4: R = \{A[3:0], A[6:4]\};
            3'd5: R = {A[4:0], A[6:5]};
            3'd6: R = \{A[5:0], A[6]\};
            3'd7: R = A; // Full rotate results in original
            default: R = A;
        endcase
    end
endmodule
```

```
module ALU
    input wire [6:0] A, B,
                                // 00 = NOT, 01 = ROR
    input wire [1:0] OP,
    output reg [6:0] R,
    output wire CF,
    output wire SF,
   output wire ZF
);
   wire [6:0] R NOT, R ROR;
    // Submodules
    ALU OP1 NOT1 (.A(A), .R(R NOT));
    ALU OP2 ROR1 (.A(A), .B(B[2:0]), .R(R ROR));
    always @(*) begin
        case (OP)
            2'b00: R = R NOT;
            2'b01: R = R ROR;
            default: R = 7'b0000000;
        endcase
    end
    assign CF = (OP == 2'b01) ? A[B \% 7] : 1'b0; // CF is
last bit rotated out
                                                 // Sign flag
    assign SF = R[6];
(MSB)
    assign ZF = \sim (|R);
                                                 // Zero flag
endmodule
```

### ALU TESTBENCH.v

```
);
    initial begin
        $dumpfile("test7.vcd");
        $dumpvars(0, ALU TESTBENCH);
        // Test NOT operation
        A = 7'b1010101; B = 7'b00000000; OP = 2'b00; #10;
        A = 7'b00000000; B = 7'b00000000; OP = 2'b00; #10;
        // Test Rotate Right by various amounts
        A = 7'b1000001; B = 7'b0000001; OP = 2'b01; #10; //
Rotate by 1
        A = 7'b1100001; B = 7'b0000010; OP = 2'b01; #10; //
Rotate by 2
        A = 7'b11111111; B = 7'b0000101; OP = 2'b01; #10; //
Rotate by 5
        A = 7'b1000000; B = 7'b0000011; OP = 2'b01; #10; //
Rotate by 3
        A = 7'b0000001; B = 7'b0000011; OP = 2'b01; #10; //
Rotate by 3
        A = 7'b1000001; B = 7'b00000000; OP = 2'b01; #10; //
Rotate by 0
        A = 7'b1000001; B = 7'b0000111; OP = 2'b01; #10; //
Rotate by 7 (same as original)
        $finish;
    end
    initial begin
        $monitor("Time=%0t A=%b B=%b OP=%b -> R=%b CF=%b
ZF=%b SF=%b", $time, A, B, OP, R, CF, ZF, SF);
    end
endmodule
```

### **RTL Timing Diagram:**

| Check List: Have you added all the timing diagrams of | YES |
|-------------------------------------------------------|-----|
| ALU_TESTBENCH?                                        |     |

| Time   | 9 10    | sec 20  | sec 30  | sec 40  | sec 50  | sec 60  | sec 70  | sec 80  | sec 90 se |
|--------|---------|---------|---------|---------|---------|---------|---------|---------|-----------|
| A[6:0] | 1010101 | 0000000 | 1000001 | 1100001 | 1111111 | 1000000 | 0000001 | 1000001 |           |
| R[6:0] | 0101010 | 1111111 | 0111110 | 0011110 | 0000000 | 0111111 | 1111110 | 0111110 |           |
| A[6:0] | 1010101 | 0000000 | 1000001 | 1100001 | 1111111 | 1000000 | 0000001 | 1000001 |           |
| B[2:0] | 000     |         | 001     | 010     | 101     | 011     |         | 000     | 111       |
| R[6:0] | 1010101 | 0000000 | 1100000 | 0111000 | 1111111 | 0001000 | 0010000 | 1000001 |           |
|        |         |         |         |         |         |         |         |         |           |
|        |         |         |         |         |         |         |         |         |           |
|        |         |         |         |         |         |         |         |         |           |
| ı      |         |         |         |         |         |         |         |         |           |

Category: B

Word Size = 7bits

**ALU Operations = NOT ,ROR** 

# RTL Synthesis (130nm Skywater PDK with OpenLane toolchain):

| Check List: Have you added RTL synthesis summary, RTL synthesized | YES |  |
|-------------------------------------------------------------------|-----|--|
| design figure and Standard cell usage in synthesized design?      |     |  |

### RTL synthesis summary

=== ALU ===

**METRIC** COUNT Number of wires: 134 Number of wire bits: 153 Number of public wires: 7 Number of public wire bits: 26 7 Number of ports: Number of port bits: 26 Number of memories: 0 Number of memory bits: 0 Number of processes: 0 Number of cells: 137

# Standard cell usage in synthesized design

```
sky130_fd_sc_hd__a2111oi_2
                             1
sky130_fd_sc_hd__a211o_2
                             4
sky130 fd sc hd a21bo 2
                             2
                            5
sky130_fd_sc_hd__a21o_2
sky130_fd_sc_hd_a21oi_2
                            4
                             3
sky130_fd_sc_hd__a221o_2
sky130_fd_sc_hd__a221oi 2
                             3
sky130_fd_sc_hd__a22o_2
                            1
                             1
sky130_fd_sc_hd__a311o_2
                            4
sky130_fd_sc_hd__a31o_2
sky130_fd_sc_hd__a31oi_2
                            1
                            2
sky130_fd_sc_hd__a32o_2
sky130_fd_sc_hd_and2_2
                            4
sky130 fd sc hd and2 4
                            1
sky130_fd_sc_hd__and3_2
                            4
sky130 fd sc hd and4b 2
                             1
sky130_fd_sc_hd_buf_2
                           1
sky130_fd_sc_hd__inv_2
                           12
sky130_fd_sc_hd__mux2_1
                             3
```

```
sky130_fd_sc_hd__mux2_2
                              4
sky130_fd_sc_hd__mux4_2
                              8
sky130_fd_sc_hd__nand2_2
                              9
                              2
sky130_fd_sc_hd__
                 nand2b_2
sky130_fd_sc_hd_
                 nand3 2
                              2
sky130 fd sc hd
                 nand3b 2
                              1
                             7
sky130_fd_sc_hd__nor2_2
sky130_fd_sc_hd__nor2b_2
                             1
sky130_fd_sc_hd__nor3_2
                             1
sky130_fd_sc_hd__nor3b_2
                             1
sky130_fd_sc_hd_
                 nor4_4
                             1
sky130_fd_sc_hd_
                 nor4b 2
                             1
sky130_fd_sc_hd__o211a_2
                              8
sky130_fd_sc_hd__
                 o211a_4
                              2
                              1
sky130_fd_sc_hd__o211ai_2
                             5
sky130_fd_sc_hd_
                 o21a_2
sky130_fd_sc_hd__o21bai_2
                              1
sky130_fd_sc_hd_
                 o22a 2
                             1
sky130_fd_sc_hd__
                 _o2bb2a_2
                              1
                              1
sky130_fd_sc_hd__
                 o311a_2
sky130_fd_sc_hd__
                             3
                 _o31a_2
                             1
sky130_fd_sc_hd_
                 _o31ai_2
sky130_fd_sc_hd_
                             1
                 o32ai 2
sky130_fd_sc_hd__or2_2
                            6
                            2
sky130_fd_sc_hd__or2_4
sky130_fd_sc_hd__
                            1
                 or3 2
sky130_fd_sc_hd__or3_4
                            2
sky130_fd_sc_hd__
                 or3b_2
                             1
sky130_fd_sc_hd__or4_4
                            1
sky130_fd_sc_hd__xnor2_2
                             2
sky130_fd_sc_hd__xor2_2
                             2
```

# RTL synthesized design figure



### RTL Floorplan (130nm Skywater PDK with OpenLane toolchain)

```
33 [INFO] Extracting DIE AREA and CORE AREA from the floorplan
34 [INFO] Floorplanned on a die area of 0.0 0.0 150.0 150.0 (μm).
35 [INFO] Floorplanned on a core area of 5.52 10.88 144.44 138.72 (μm).
36 Writing metric design__die__bbox: 0.0 0.0 150.0 150.0 37 Writing metric design__core__bbox: 5.52 10.88 144.44 138.72 38 Setting global connections for newly added cells...
39 [INFO] Setting global connections...
40 Updating metrics...
41 Cell type report:
                                                     Count
                                                                   Area
42 Buffer
                                                         1
                                                                   5.00
43 Inverter
                                                                 45.04
                                                         12
44
     Multi-Input combinational cell
                                                        124
                                                                1323.77
45
                                                        137
                                                                1373.82
```

# RTL Power Analysis (130nm Skywater PDK with OpenLane toolchain)



# GDS Layout (130nm Skywater PDK with OpenLane toolchain)



# Heatmap (130nm Skywater PDK with OpenLane toolchain)



Category: C Word Size = 7bits ALU Operations = NOT ,ROR

# **HDL Code:**

Check List: Have you added all the modules written in verilog including CONTROLLER,TOP,
TOP\_TESTBENCH,CONTROLLER\_TESTBENCH?

YES

TOP.v

```
module TOP(
    input wire clk, reset,
    output wire [6:0] result,
    output wire flag
);
wire [6:0] a, b;
wire [2:0] op;
wire [6:0] res;
wire f;
```

```
CONTROLLER controller(
    .clk(clk), .reset(reset),
    .a(a), .b(b), .op(op),
    .result(res),
    .flag(f)
);

CONTROLLER_TESTBENCH datapath(
    .a(a), .b(b), .op(op),
    .result(res), .flag(f)
);

assign result = res;
assign flag = f;
endmodule
```

#### TOP CONTROLLER. v

```
`timescale 1ns/1ns
module TOP TESTBENCH;
reg clk, reset;
wire [6:0] result;
wire flag;
TOP top (
    .clk(clk), .reset(reset),
    .result(result), .flag(flag)
);
initial begin
    clk = 0;
    forever #5 clk = ~clk;
end
initial begin
    $dumpfile("alu fsm.vcd");
    $dumpvars(0,TOP TESTBENCH);
    reset = 1;
    #10;
    reset = 0;
    #100; // Run for a few clock cycles
    $finish;
end
endmodule
```

```
module CONTROLLER(
    input wire clk, reset,
    output reg [6:0] a, b,
    output reg [2:0] op,
    input wire [6:0] result,
    input wire flag
);
reg [2:0] state, next state;
parameter START = 3'b000,
          ONE
              = 3'b001,
          TWO = 3'b010,
          THREE = 3'b011,
          FINISH = 3'b100;
always @ (posedge clk or posedge reset) begin
    if (reset) state <= START;</pre>
    else state <= next state;</pre>
end
always @(*) begin
    a = 7'd0; b = 7'd0; op = 3'd0;
    case (state)
        START: next state = ONE;
        ONE: begin
            a = 7'b0101010; op = 3'd0; // NOT
            next state = TWO;
        end
        TWO: begin
            a = 7'b0001101; op = 3'd1; // ROTATE RIGHT
            next state = THREE;
        end
        THREE: begin
                                   // NOP or final test
            a = 7'd0; op = 3'd2;
case
            next state = FINISH;
        end
        FINISH: next state = FINISH;
        default: next state = START;
    endcase
end
endmodule
```

```
module TOP(
    input wire clk, reset,
    output wire [6:0] result,
    output wire flag
);
wire [6:0] a, b;
wire [2:0] op;
wire [6:0] res;
wire f;
CONTROLLER controller (
    .clk(clk), .reset(reset),
    .a(a), .b(b), .op(op),
    .result(res),
    .flag(f)
);
CONTROLLER TESTBENCH datapath (
    .a(a), .b(b), .op(op),
    .result(res), .flag(f)
);
assign result = res;
assign flag = f;
endmodule
```

# **RTL Timing Diagram:**

|  | heck List: Have you added all the timing diagrams of ONTROLLER_TESTBENCH, TOP_TESTBENCH? | YES |
|--|------------------------------------------------------------------------------------------|-----|
|--|------------------------------------------------------------------------------------------|-----|

