#### POLITECNICO DI TORINO

# Faculty of Electonic Engeneering Master degree course in Electronic Engeneering

Master Degree Thesis

# Fault tolerant RISCV architecture with FreeRTOS

Based on cv32e40p core of PULP project



| Advisors prof. Stefano Di Carlo |            | <b>Candidate:</b><br>Elia Ribaldone |
|---------------------------------|------------|-------------------------------------|
| Correlatore: prof.              |            |                                     |
| _                               | Marzo 2021 | -                                   |

To my family and Anna.

 $\begin{array}{c} \text{citazione} \\ \textit{Huxley} \end{array}$ 

# Acknowledgements

acknowledgments

# Summary

Abstract

#### Contents

| Li           | st of Figures                                                     | VII              |
|--------------|-------------------------------------------------------------------|------------------|
| Li           | st of Tables                                                      | VIII             |
| Li           | stings                                                            | IX               |
| 1            | Introduction1.1 General context1.2 Objectives1.3 Thesis structure | 1<br>1<br>1<br>1 |
| 2            | Fault Tolerance                                                   | 2                |
| 3            | Basic architecture                                                | 3                |
| 4            | Environment and programs                                          | 4                |
| 5            | Simulation                                                        | 5                |
| 6            | Conclusion                                                        | 6                |
| 7            | Future works                                                      | 7                |
| $\mathbf{A}$ | An appendix                                                       | 8                |
| R            | oforoncos                                                         | Q                |

# List of Figures

#### List of Tables

## Listings

#### Introduction

- 1.1 General context
- 1.2 Objectives
- 1.3 Thesis structure

#### Fault Tolerance

#### Basic architecture

## Environment and programs

#### Simulation

#### Conclusion

#### Future works

# Appendix A An appendix

#### **Bibliography**

- [1] Carlino Cane. No one cited me. Ed. by Anche Leggoo. first edition. O'Reilly, 2009. URL: http://bar.com/.
- [2] Darth Vader and Neo Cortex. "Hell yeah! I'm a super important paper!" In: *Stampo Solo* 51 (2008), pp. 107–113. DOI: 10.1145/1327452.1327492. URL: http://www.foo.com.