

# $1K \times 8$ -BIT STATIC RAM MK4801A(P/J/N)-1/2/3/4

#### **FEATURES**

- Static operation
- ☐ Organization: 1K x 8 bit RAM JEDEC pinout
- ☐ High performance
- ☐ Pin compatible with Mostek's BYTEWYDE™ memory family
- □ 24/28 pin ROM/PROM compatible pin configuration
- ☐ CE and OE functions facilitate bus control

#### DESCRIPTION

The MK4801A uses Mostek's advanced circuit design techniques to package 8,192 bits of static RAM on a single chip. Static operation is achieved with high performance and low power dissipation by utilizing Address Activated<sup>TM</sup> circuit design techniques.

## BLOCK DIAGRAM Figure 1



#### TRUTH TARLE

| CE              | ŌĒ              | WE              | Mode     | Dα              |
|-----------------|-----------------|-----------------|----------|-----------------|
| V <sub>IH</sub> | ×               | ×               | Deselect | High Z          |
| VIL             | х               | VIL             | Write    | D <sub>IN</sub> |
| V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Read     | роп             |
| V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Read     | High Z          |

#### MKB version screened to MIL-STD-883

| Part No.   | R/W<br>Access Time | R/W<br>Cycle Time |  |
|------------|--------------------|-------------------|--|
| MK4801 A-1 | 120 nsec           | 120 nsec          |  |
| MK4801A-2  | 150 nsec           | 150 nsec          |  |
| MK4801A-3  | 200 nsec           | 200 nsec          |  |
| MK4801A-4  | 250 nsec           | 250 nsec          |  |

The MK4801A excels in high speed memory applications where the organization requires relatively shallow depth with a wide word format. The MK4801A presents to the user a high density cost effective N-MOS memory with the performance characteristics necessary for today's microprocessor applications.

### PIN CONNECTIONS Figure 2



#### **PIN NAMES**

|                                      | 20             | r                                |                  |
|--------------------------------------|----------------|----------------------------------|------------------|
| $A_{\Omega}-A_{\alpha}$              | Address Inputs | WE                               | Write Enable     |
| A <sub>0</sub> -A <sub>9</sub><br>CE | Chip Enable    | ŌĒ                               | Output Enable    |
| $V_{SS}$                             | Ground         | NC                               | No Connection    |
| V <sub>CC</sub>                      | Power (+5V)    | DQ <sub>0</sub> -DQ <sub>7</sub> | Data In/Data Out |
|                                      |                |                                  |                  |
|                                      |                |                                  |                  |
|                                      |                | į                                |                  |