## Research Proposal Accompanying Application for CSC Grant

# Hardware acceleration for FPGA Placement and Routing

Applicant: Yun ZHOU

zhouyun\_zy@foxmail.com

SouthWest Jiaotong University, China School of Information Science and Technology

Advisor: ir. Elias Vansteenkiste Elias. Vansteenkiste@ugent.be

Promotor: prof. dr. ir. Dirk Stroobandt
Dirk.Stroobandt@ugent.be

Ghent University, Belgium
Department of Electronics and Information Systems
Computer Systems Lab
Hardware and Embedded Systems Group

# **Contents**

| 1  | Prol                                                                                                                                                                                                                                                                                                                                                                                                                                       | blem Definition                                       | 3  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----|
| 2  | Res                                                                                                                                                                                                                                                                                                                                                                                                                                        | earch Objectives and Paths                            | 4  |
| 3  | Exis                                                                                                                                                                                                                                                                                                                                                                                                                                       | sting Approaches                                      | 4  |
|    | 3.1                                                                                                                                                                                                                                                                                                                                                                                                                                        | The FPGA Placement Problem                            | 4  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3.1.1 Simulated Annealing                             | 5  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3.1.2 Analytical Placement                            | 5  |
|    | 3.2                                                                                                                                                                                                                                                                                                                                                                                                                                        | The FPGA Routing Problem                              | 6  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3.2.1 PATHFINDER: A Negotiated Congestion Router      | 6  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3.2.2 State-of-the-art advances in routing techniques | 6  |
| 4  | Proj                                                                                                                                                                                                                                                                                                                                                                                                                                       | posed Techniques                                      | 7  |
|    | 4.1                                                                                                                                                                                                                                                                                                                                                                                                                                        | Placement techniques                                  | 7  |
|    | 4.2                                                                                                                                                                                                                                                                                                                                                                                                                                        | Routing techniques                                    | 8  |
| 5  | <b>Exp</b>                                                                                                                                                                                                                                                                                                                                                                                                                                 | erimental Evaluation and Expected Outcomes            | 9  |
| 6  | Feas                                                                                                                                                                                                                                                                                                                                                                                                                                       | sibility                                              | 10 |
|    | 6.1                                                                                                                                                                                                                                                                                                                                                                                                                                        | Background to Support the Research                    | 10 |
|    | 6.2                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                       | 11 |
| 7  | Tim                                                                                                                                                                                                                                                                                                                                                                                                                                        | etable                                                | 11 |
| Pe | erson                                                                                                                                                                                                                                                                                                                                                                                                                                      | al profiles                                           |    |
|    | Name of Applicant: Yun ZHOU Gender: Female Nationality: Chinese Date of Birth: October 2, 1992 Phone Number: +86 18782186684 Degree: Bachelor's Degree in Electronic and Information Engineering Institution of Applicant: School of Information Science and Technology, SouthWest Jiaotong University, China Institution to Which the Applicant is Applying: Department of Electronics and Information Systems, Ghent University, Belgium |                                                       |    |

## **Signature of the Promotor:**

Date:

## 1 Problem Definition

A Field Programmable Gate Array (FPGA) is an integrated circuit made up of a grid of programmable functional blocks embedded in a programmable interconnection network. It can be reconfigured at boot time by writing a different bitstream to the configuration memory, which makes it remarkably flexible to implement any arbitrary digital circuit. Mainly due to their flexibility that leads to a substantial reduction of the economic risk of developing hardware accelerators, FPGAs are becoming ubiquitous components in digital systems and datacenters [1, 2]. The flexibility also explains the rise in the popularity of the FPGA [2].

Unfortunately the flexibility of the FPGA comes at a price. Designers typically needs to compile his application numerous times to test if his/her design meets the constraints of the application. Each time the design has to be compiled to an FPGA configuration and this is a complex and time consuming process, relying heavily on the FPGA computer-aided design (CAD) tools developed to compile a bitstream starting from a high level description. However, the power of the FPGA CAD tools lag behind when FPGA devices and application sizes still keep increasing, following Moore's law [3]. The traditional CAD heuristics scale very badly in terms of application and device size, which translates to waiting times of hours up until days for compilation to be finished [4]. Then reducing the compilation time to improve the efficiency of CAD tools has become an active research.

The compilation/translation of the FPGA CAD tool flow is typically divided into five steps: synthesis, technology mapping, placement, routing and configuration, dealt with by separate tools. Runtimes of the different steps in the compilation of the toolflow can be indicated by the pie chart in Figure 1. These were obtained for the popular academic tool flow Verilog-To-Routing [5] and for the commercial tool flow from Xilinx, Vivado [6], using the framework in [7]. As also stated by other important publications, such as [4], the most time-consuming steps are the placement and routing (PAR) steps, which have to be performed to obtain the needed accurate timing information to assess if the design meets the constraints. Therefore, keeping the PAR running in a reasonable amount of time is of great importance to reduce the overall compilation time of CAD tools.

One of the most promising approaches to keep the runtime of PAR in FPGA CAD tool flows reasonable is to develop multi-threaded versions of the heuristic algorithms [8, 9, 10, 11], but unfortunately scalability issues still exist and large designs still need hours to be compiled. To further speed up compilation, a straightforward path is to use hardware acceleration, but unfortunately the current multi-threaded algorithms for placement and routing are hard to adapt for the wide scale parallelisation used in hardware accelerators such as Graphics processing units (GPUs) and FPGAs, which support massively parallel computing.

Summary: FPGA design compilation takes too much time to allow efficient design turnaround times. Hardware acceleration of the compilation process is needed but the current placement and routing algorithms (see section 3 for details) are not very well suited for this.



Figure 1: Breakdown per tool of the compilation runtime.

## 2 Research Objectives and Paths

**Research Objectives** In this Ph.D. research proposal, the overall high level goal is to significantly reduce the FPGA design compilation time by efficiently parallelizing placement and routing algorithms onto a GPU/FPGA, in order to bring benefit to the development of FPGA CAD tools and the design of FPGA based system.

What we want to investigate in the project is how much placement and routing can be accelerated by writing a specific GPU-kernel based on a massively parallelizable placement algorithm, with regard to the existing single-thread ones or the improved parallel ones that are performed on CPUs.

**Research Paths** The first step is to have a modified version of the placement algorithm LIQUID that can be implemented on GPU by parallelizing and improving it. LIQUID is a placement algorithm that is being developed at Ghent University [12]. The second is to implement the adapted version of LIQUID with Compute Unified Device Architecture (CUDA) [13] and demonstrate and measure its performance.

Next comes the development of new routing algorithms that are much more susceptible to parallelization and much more efficiently accelerated by hardware than the current implementations. We will investigate the introduction of new routing algorithms that can be massively parallelized for being accelerated by a GPU implementation. Another option is to use an FPGA to accelerate the routing algorithm. In both cases, significantly novel routing techniques will have to be developed to enable a significant efficiency increase of the routing algorithm implementation.

## 3 Existing Approaches

#### 3.1 The FPGA Placement Problem

An FPGA placement algorithm takes two inputs: the mapped input circuit and a description of the target FPGA architecture. The algorithm searches a legal placement for the functional blocks of the input circuit so that circuit wiring is optimised. In a legal placement every functional block is associated to (placed on) one of the physical blocks (without overlap) that is capable of implementing the functional block.

The main optimisation goal is to minimise the total wire length required to route the wires in the given placement. Placers that are only based on this goal are called wirelength-driven placers. More complex tools such as routability-driven [14] and timing-driven placers [15] trade some of the wire-length for a more balanced wiring density across the FPGA or a higher maximum clock frequency of the circuit, respectively.

Finding a high quality placement is very important, because poor quality placements generally cannot be routed or lead to low operation frequencies and high power consumption. Worse, the placement problem is computationally hard, so there are no known algorithms that can find an optimal solution in a reasonable time. The two popular heuristical approaches are the simulating annealing based algorithm [16] and the analytical placement techniques [17].

#### 3.1.1 Simulated Annealing

Simulated annealing [18] is inspired on annealing of metals, a technique involving heating and controlled cooling of a material to increase the size of its crystals and reduce their defects. A detailed description of the algorithm can be found in [19].

The initial temperature, the rate at which the temperature is decreased, the number of moves that are attempted at each temperature, the way in which potential moves are selected and the exit criterion of the annealer are called the annealing schedule. A good annealing schedule is crucial for finding a good solution in a reasonable amount of time.

**Problems with using Simulated Annealing** Typically the number of moves performed per temperature step is not linear with the number of blocks, which leads to long runtimes. Although it seems straightforward to adapt simulated annealing for multiple threads, the quality of the solution and the speedup gain per thread deteriorate fast as the number of threads increase [8]. This is mainly caused by collisions and synchronization issues. In multi-threaded solutions each thread swaps blocks independently, instead of swapping blocks sequentially.

#### 3.1.2 Analytical Placement

In a well-developed analytical placement, the placement problem is represented as a linear system of equations that is built based on both the wire length of the connections and the distance to the legalized position, called anchor positions. These anchors are refreshed each time a solution is legalized. Multiple iterations of solve-legalize are performed, while increasing the weight of the anchor connections. The algorithm typically stops if the decrease in cost of the legalized solution starts to slow down and converge towards the cost of the solved solution.

**Problems with using Analytical Placement** Each iteration the linear system is solved, it takes time to build it. A matrix of size NxN is to be constructed, with N being the number of connections. Although the matrix is sparse and can be stored efficiently with compressed row format, it requires extra memory, making analytical placement less scalable in terms of memory. Both solving the linear system and the legalisation method are hard to parallelise and require synchronisation.

## 3.2 The FPGA Routing Problem

Once the placement algorithm has placed each of the logic blocks of the input circuit on a physical block of the FPGA architecture, the router needs to determine which of the switches in the routing architecture need to be closed and which need to be opened in order to connect the physical blocks in accordance to the way their associated logic blocks are connected in the input circuit. The goal is not only to find a legal routing solution but also to try to maximise the circuit clock frequency by allowing critical paths to use shorter and faster routing resources.

Most of the popular academic and commercial FPGA routers use a Pathfinder based algorithm [16, 20].

#### 3.2.1 PATHFINDER: A Negotiated Congestion Router

**Routing-resource Graph** The routing-resource graph (RRG) used as a model for the routing architecture of an FPGA in PATHFINDER [21] is a directed graph C=(N,E), where the nodes N represent the routing resources: wire segments, input pins, output pins, sinks and sources.

When the routing architecture of the FPGA is represented as a RRG, the routing algorithm will be reduced to finding a subgraph of the RRG, called a routing tree, for each of the nets. When the routing trees of the nets are disjoint, which means no shared resources exist [22] during the routing iteration, the iterations that the algorithm rips up and reroutes all the nets in the input circuit will stop. This is achieved by gradually increasing the cost of sharing resources between nets. During the first iteration, nets can share resources at no extra cost and thus, each net is routed with a minimum number of wires. The cost of a routing resource does not only depend on the current sharing cost but also on the sharing history of the resource. Resources that were shared heavily in past routing iterations become more expensive. In this way a congestion map is built, which enables nets to avoid routing through heavily congested resources, if possible.

**Routing a Net** The task of the net router is to find a minimum cost routing tree for a given net in the resource graph. The routing tree should contain the source and the sinks of the net and a path from the source to each of the sinks. The cost of the resources is determined by the negotiated congestion mechanism.

The search space of all possible routing trees for a net is huge. Therefore a heuristic was developed that finds a low cost routing tree for a given net in a reasonable amount of time. Typically a variant of a maze router is used [23]. The maze router loops over all the sinks of the net and extends the already found routing tree with the shortest path from this routing tree to the sink under consideration. The shortest path is found using Dijkstra's algorithm [24].

Although the PATHFINDER algorithm is very flexible because the RRG can be constructed for any useful routing architecture, it is not suited for wide-scale parallelism.

#### 3.2.2 State-of-the-art advances in routing techniques

In [25] the authors were able to further refine the negotiated congestion mechanism to the level of connections. Nets are partially ripped up and rerouted, this allows us to only reroute congested connections, which helps us to avoid large routing runtimes



Figure 2: Breaking up sets of nets based on the location of their terminals.

for the large fanout nets. Others have developed multi-threaded routers. Gort et al. developed a multi-threaded router that splits up the nets in a circuit depending on the location of their terminals on the FPGA [26]. Two nets can be routed concurrently in case they have terminals that are not located in each others bound box, as depicted in Figure 2. Another advance is the dynamic expansion of the routing resource graph, which leads to a reduction in memory usage [27]. Adapting the routing architecture to speed up the routing is what the authors tried in [28].

## 4 Proposed Techniques

## 4.1 Placement techniques

For placement we have a clear proposal, because the research group HES, that I would be part of, has developed a placement algorithm with large scale parallelism in mind. The algorithm is called LIQUID and a single threaded version is available [12].

LIQUID LIQUID is based on analytical placement. It is also an iterative algorithm in which optimised placement and legalised versions of the placement are generated in each iteration. In contrast to analytical placement there is no linear system that is solved in each iteration. In each iteration all the blocks are moved a few times. The blocks are moved in the direction of the steepest gradient descent. For each block a move vector is calculated based on the previous position of the other blocks that are attached to it. The cost function is the sum of the estimated routing and timing cost of the nets attached to the block. All movement vectors can be calculated independently, which makes it uniquely suitable for parallelisation.

**Legalizer** In the current implementation the blocks are moved following the steepest gradient descent a few times before the positions are legalised. The legaliser tries to spread, the blocks and assign a legal position to each block without any overlapping blocks. Regions of overlapping blocks are gradually spread, but sometimes two regions clash while expanding the region. This and similar edge cases have to be captured and handled correctly. This is hard to make concurrent, because there are a lot of dependencies between the blocks. Instead, our idea is to keep the movement of the blocks independent and introduce a legalising phase in which we will move the blocks

a few steps not following the steepest gradient descent of the cost function, but trying to move each block to a legal position, while also repelling each other to prevent overlap. These moves will not lead to a completely legalised solution, but a nearly legalised solution. Based on experiments we know that it does not really influence the quality of the final solution if the intermediate solutions are not completely legalised. At the end there will be one step of completely legalising, but this will be performed on the CPUs.

Timing analysis In a timing analysis the most critical connections are identified by traversing the timing graph. The connections determine the weights of the nets. In the current implementation of LIQUID, we don't do a timing analysis after each optimize-legalise iteration, but we only do it each 5 iterations, because the criticality of the nets doesn't change extremely between iterations. So there is an option to do timing analysis on the CPUs concurrently, while the moves are being performed by the GPUs, but it will be the subject of research if this will degrade the quality of result of the final placement. Another research path will be to also adapt timing analysis to be able to run it on the GPU. This will involve accelerating breadth-first search, because that is one of the main components of timing analysis. This is not straightforward because it involves graph traversal and pointer chasing, but Merrill et al. showed significant speedups in [29].

## 4.2 Routing techniques

Many multithreading strategies for the routing problem have been proposed in the past, but the limitations of the SIMD architecture present in GPUs forces us to simplify the problem if we want to make use of the massive parallelism offered by the GPU. In what follows we describe the different strategies that will be investigated during the Ph.D. research. Depending on the result, different strategies may be combined.

**Route sets of connections in parallel** As mentioned in Section 3, the first routing iteration takes the largest portion of runtime because each connection needs to be routed. It is important that the connections in the first iterations are routed independently because in the first iteration the router typically does not take into account congestion cost, but only delay.

Enlightened by the popularity of the A\* path-finding search algorithm in large-scale games for concurrently finding the shortest distance between two nodes in a speedy way, we can perform an A\*-search in the routing resource graph of the FPGA to route the connections in parallel. Making use of GPU's highly parallel multi-threaded nature suits this scenario perfectly [30, 31].

All A\*-search wavefronts will be started in parallel. Each thread will behave as a single router and will have its own priority queue. The instructions will be the same for all the router threads and can therefore be executed in one warp. Pop a node from the priority queue. Check if the target is reached and if not add the neighbours to the priority queue. After each router thread finds its target, a new warp can be started with threads that backtrace the path that lead to the target. Each thread spawns its own routing trace on a per cycle basis. For each connection there will be one backtrace

thread. All backtrace threads will have the same instructions. They are also responsible for producing a series of history congestion cost updates. These updates are used after a batch of connections is done to build/update the congestion map.

**Parallelize the Search** A finer grained approach is parallelizing the A\*-search in itself. The wavefront is expanded by different threads. A fixed number of nodes are popped from the priority queue and each thread processes the node separately. Each thread checks if the target is reached and if not the cost of the neighbouring nodes is calculated and added to the priority queue in a similar way as done in [29]. The wavefront of an A\*-search is typically directed towards the goal and so it only makes sense to expand a limited amount of nodes at a time, so we suggest to use the maximum number of threads in one warp, this is typically 32. This finer grained approach could be applied in the later router iterations in which the negotiated congestion mechanism is more sensitive to synchronization and connections have to be routed one after the other or only connections in other locations can be routed concurrently [26].

**Tile based Compression of the Routing Resource Graph** The routing resource graph (RRG) is actually built up of stitched instances of a few regular tiles. An expanded RRG can easily surpass today's workstation memory capacities [4]. It is important the routing resource graph fits in the GPU memory banks. An FPGA consists of a grid of logic blocks interspersed with columns of memory blocks and DSP blocks. The interconnection fabric surrounding each type of block is typically adapted to the size and the number of I/O of the block. For each tile type a template RRG tile can be kept in the shared memory of the router threads. It is constant and read-only. Tile-based compression of the RRG has been attempted in the past [32], but was only evaluated in a single thread implementation on a CPU.

## 5 **Experimental Evaluation and Expected Outcomes**

All experiments will be conducted on a host machine with a dual socket, dual core 2.27 GHz processor and 4 GB of memory. A single NVIDIA GeForce 310M GPU will be used to run CUDA applications. Since the overall high level research goal is to investigate how much the PAR can be accelerated using the proposed solutions and to provide credible results, the performance of the proposed PAR technique will be evaluated and then quantitatively compared to that of the existing popular ones or the improved parallel ones that are performed on CPUs in terms of the runtime, total wire length and maximum circuit clock frequency targeting the same architecture and FPGA circuits. As stated in section 3.1, a mapped circuit involving a description of a specific FPGA architecture is necessary. At the starting point, we plan to adopt academic benchmark circuits and use the commercial tool Quartus II as a front-end to generate the mapped circuits, which will bring several advantages that are hard to replicate in open-source flows [4].

**Benchmark Circuits** The FPGA community relies heavily on benchmarks to evaluate performance of FPGA CAD tools, because benchmark circuits play a key role in the quantitative comparison of tools [4]. It is important that these benchmarks reflect modern large-scale systems that make use of heterogeneous resources. In the past, a

challenge in evaluating PAR performance and quality of result is the lack of large academic circuits for FPGAs. Thus, to mitigate this problem and provide credible results, some researchers may adopted more than one set of benchmarks [33]. But now the large and complex benchmarks in academic CAD research, Titan23 benchmark suite targeting Altera's Stratix IV FPGA, is available online [34].

**FPGA Architecture** Although the high-level goal is to develop generic PAR algorithms that are not only applicable to one particular FPGA architecture, at the starting point we tend to assume Altera's Stratix IV FPGA as the target taking the selection of benchmark circuits into consideration, sice the description of hardware architectures is indispensable for developing CAD tools. Now that the FPGA CAD tool development and FPGA architecture design are interactive tasks, if possible and time allows, we may explore an unified description for different FPGA architectures to further support the software development, which would definitely be another interesting research path.

**Possible Baseline CPU CAD Tools** The possible references/baselines can be divided into two types. One is the advanced academic tool, such as VPR wire-length driven placer with default settings and the VPR breadth-first router, and the other can be a commercial one like Altera's Quartus II FPGA CAD software. The fair and robust comparison of the quality and runtime between the proposed PAR and the PAR engines of the commercial one will not only help exam where academic FPGA PAR tools lag behind industry but also definitely inspire potential improvements for our proposed PAR techniques.

**Expected Outcomes** Efficient parallel placement and routing algorithms will be implemented on GPU or FPGA hardware, resulting in the remarkable decrease of the placement and routing runtime. This hardware acceleration of placement and routing tools will significantly shorten the design cycle for FPGA designs, which will definitely enable a strong reduction of the FPGA design turnaround time and hence speeds up the optimization of FPGA designs. The results of this project published on the journals and conference proceedings will therefore benefit thousands of designers worldwide and facilitate the development of future FPGA architectures and CAD tools.

## 6 Feasibility

## 6.1 Background to Support the Research

Before the application, we have retrieved many literatures relating to this project, trying to grasp the essence of this important FPGA placement and routing issue and come up with a clear and specific proposal. Thus we have a full understanding of the scientific significance, tasks and key problems. The reason why the benefits brought by the researchers who also have tried to parallelize PAR algorithms before have not been tremendous is that previous researches mainly focused on the simulated annealing based placers which are very difficult to parallelize. The prospects for paralleling the analytical placement tool LIQUID, developed at Ghent University, are much better. Therefore, we are confident that we will succeed in obtaining very large speed-ups in

the placement step (in part I of this research project). Lessons learned from the parallelization of the placement step will help us in finding requirements for a new routing algorithm that is much better suited for parallelization. Then the additional speedup of also parallelizing the routing step (part II of this research project) can also be expected to be obtained.

Additionally for the applicant, this project can be considered as a in-depth branch relating to her knowledge scope, since she has always been working on implementations of FPGA-based system design during her Bachelor's and Master's years, being familiar with the process of placement and routing. Meanwhile, knowledge of Basic Technology of Computer Software involving data structure and searching algorithms, as well as the essential ability of C language and hardware description language programming is an advantageous complement.

## 6.2 Context and Strategy of the Research Group

This research will be conducted at Ghent University in the research group Hardware and Embedded Systems (HES) lead by professor Dirk Stroobandt. The HES group has a lot of experience with developing FPGA CAD tool software and has developed the LIQUID analytical placer. The group also has worked a lot on improving routing tools (mainly to extend them in the context of run-time reconfigurable routing). It is the strategy of the group to further its expertise in PAR algorithms, as well as exploit its knowledge on hardware implementations for accelerating algorithms. The group's extensive contacts with the major researchers in the field worldwide and its active presence at the most important FPGA design conferences will further feed this project with ideas and suggestions and will help to keep it focused on its goals.

## 7 Timetable

The PhD research in this project will be divided in 3 big stages, as shown in Figure 3:

#### Hardware Acceleration of the placement (24 months)

### Adapt the LIQUID placement algorithm for wide-scale parallelization (9+1 months)

In the first step the placer prototype will be further developed and elaborated with the features described in the previous section. After this work there is one month allocated for writing a conference paper to report the initial results.

#### Implementation of GPU Accelerator for Placement (9+1 months)

After developing the placement algorithm, it will be implemented on the GPU. Measurements and results will be reported in another conference paper and a demonstration will be held at one of the workshops accompanying a conference.

#### Explore the concurrent execution of timing analysis (3+1 months)

While the GPU implementation is calculating the moves, the timing analysis can be performed concurrently on the CPU. If this does not degrade the quality of the result, we will publish a paper on this, or we will try to accelerate timing analysis on the GPU as well.

### Hardware Acceleration of the routing (18 months)

### Exploration of new routing algorithms for wide-scale parallelization (8+1 months)

Exploring different routing algorithms and devising new algorithms with wide-scale parallelisation in mind. After exploration, the prototype will be implemented and tested. The results will be reported in a conference publication.

### Implementation of GPU/FPGA accelerator for Routing (8+1 months)

After developing the routing algorithm, it will be implemented on the GPU/FPGA. Measurements and results will be reported in another conference paper and a demonstration will be held at one of the workshops accompanying a conference.

**Writing the doctoral thesis and reporting final results (6 months)** This time is allocated to write the thesis and to report the finalized results in journals and conferences.



Figure 3: Proposed timetable for the PhD research.

## References

- [1] Kalin Ovtcharov, Olatunji Ruwase, Joo-Young Kim, Jeremy Fowers, Karin Strauss, and Eric S Chung, "Accelerating Deep Convolutional Neural Networks using Specialized Hardware," *Microsoft Research Whitepaper*, vol. 2, 2015.
- [2] Andrew Putnam, Adrian M Caulfield, Eric S Chung, Derek Chiou, Kypros Constantinides, John Demme, Hadi Esmaeilzadeh, Jeremy Fowers, Gopi Prashanth Gopal, Jan Gray, et al., "A Reconfigurable Fabric for Accelerating Large-Scale Datacenter Services," *Micro*, *IEEE*, vol. 35, no. 3, pp. 10–22, 2015.
- [3] Lesley Shannon, Veronica Cojocaru, Cong Nguyen Dao, and Philip HW Leong, "Technology Scaling in FPGAs: Trends in Applications and Architectures," in Field-Programmable Custom Computing Machines (FCCM), 2015 IEEE 23rd Annual International Symposium on. IEEE, 2015, pp. 1–8.
- [4] Kevin E Murray, Scott Whitty, Suya Liu, Jason Luu, and Vaughn Betz, "Timing-Driven Titan: Enabling Large Benchmarks and Exploring the Gap between Academic and Commercial CAD," *ACM Transactions on Reconfigurable Technology and Systems (TRETS)*, vol. 8, no. 2, pp. 10, 2015.
- [5] Jason Luu, Jeffrey Goeders, Michael Wainberg, Andrew Somerville, Thien Yu, Konstantin Nasartschuk, Miad Nasr, Sen Wang, Tim Liu, Nooruddin Ahmed, et al., "Vtr 7.0: Next generation architecture and cad system for fpgas," ACM Transactions on Reconfigurable Technology and Systems (TRETS), vol. 7, no. 2, pp. 6, 2014.
- [6] Tom Feist, "Vivado design suite," White Paper, vol. 5, 2012.
- [7] Elias Vansteenkiste, "Analyzing the Divide between FPGA Academic and Commercial Results," in *International Conference on Field-Programmable Technology*, 2015.
- [8] Adrian Ludwin and Vaughn Betz, "Efficient and Deterministic Parallel Placement for FPGAs," *ACM Trans. Des. Autom. Electron. Syst.*, vol. 16, no. 3, pp. 22:1–22:23, June 2011.
- [9] M. Gort and J.H. Anderson, "Accelerating fpga routing through parallelization and engineering enhancements special section on par-cad 2010," *Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on*, vol. 31, no. 1, pp. 61–74, Jan 2012.
- [10] V. Betz, J. Swartz, and V. Gouterman, "Method and apparatus for performing parallel routing using a multi-threaded routing procedure," Sept. 10 2013, US Patent 8,533,652.
- [11] J. Jain, V. Verma, T. Ahmed, S.S. Kalman, S. Kwatra, C.H. Kingsley, J.H. Anderson, and S. Das, "Multi-threaded deterministic router," Mar. 11 2014, US Patent 8,671,379.

- [12] Elias Vansteenkiste and Seppe Lenders, "Liquid: Fast FPGA Placement Via Steepest Gradient Descent Movement," https://github.ugent.be/eavsteen/ The-Java-FPGA-Placement-Framework, 2016.
- [13] John Nickolls, Ian Buck, Michael Garland, and Kevin Skadron, "Scalable parallel programming with CUDA," *Queue*, vol. 6, no. 2, pp. 40–53, 2008.
- [14] Jordan S. Swartz, Vaughn Betz, and Jonathan Rose, "A fast routability-driven router for fpgas," in *FPGA '98: Proceedings of the 1998 ACM/SIGDA sixth international symposium on Field programmable gate arrays*, New York, NY, USA, 1998, pp. 140–149, ACM.
- [15] Alexander Marquardt, Vaughn Betz, and Jonathan Rose, "Timing-driven placement for fpgas," in *FPGA '00: Proceedings of the 2000 ACM/SIGDA eighth international symposium on Field programmable gate arrays*, New York, NY, USA, 2000, pp. 203–213, ACM.
- [16] Vaughn Betz, Jonathan Rose, Alexander Marquardt, Vaughn Betz, Jonathan Rose, and Alexander Marquardt, "Routing tools and routing architecture generation," in *Architecture and CAD For Deep-Submicron FPGAS*, vol. 497 of *The Kluwer International Series in Engineering and Computer Science*, pp. 63–103. Springer US, 1999.
- [17] Pak K. Chan and Martine D. F. Schlag, "Parallel placement for field-programmable gate arrays," in *FPGA '03: Proceedings of the 2003 ACM/SIGDA eleventh international symposium on Field programmable gate arrays*, New York, NY, USA, 2003, pp. 43–50, ACM.
- [18] S. Kirkpatrick, C. D. Gelatt, Jr., and M. P. Vecchi, "Optimization by simulated annealing," *Science*, vol. 220, pp. 671–680, 1983.
- [19] Saul A Kravitz and Rob A Rutenbar, "Placement by simulated annealing on a multiprocessor," *Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on*, vol. 6, no. 4, pp. 534–549, 1987.
- [20] Vaughn Betz and Jonathan Rose, "VPR: A new packing, placement and routing tool for FPGA research," in FPL '97: Proceedings of the 7th International Workshop on Field-Programmable Logic and Applications, London, UK, 1997, pp. 213–222, Springer-Verlag.
- [21] Larry McMurchie and Carl Ebeling, "Pathfinder: A negotiation-based performance-driven router for FPGAs," in *FPGA*, 1995, pp. 111–117.
- [22] Ravi Nair, "A simple yet effective technique for global wiring," *IEEE Transactions on Computer-aided Design*, vol. 6, pp. 165–172, 1987.
- [23] C. Y. Lee, "An algorithm for path connections and its applications," *IRE Transactions on Electronic Computers*, vol. 10, pp. 346–365, 1961.
- [24] E. W. Dijkstra, "A note on two problems in connexion with graphs," *Numerische Mathematik*, vol. 1, pp. 269–271, 1959, 10.1007/BF01386390.

- [25] Elias Vansteenkiste, Karel Bruneel, and Dirk Stroobandt, "A connection-based router for fpgas," in *Field-Programmable Technology (FPT)*, 2013 International Conference on. IEEE, 2013, pp. 326–329.
- [26] Marcel Gort and Jason H Anderson, "Deterministic multi-core parallel routing for FPGAs," in *Field-Programmable Technology (FPT)*, 2010 International Conference on. IEEE, 2010, pp. 78–86.
- [27] Yehdhih Ould Mohammed Moctar, Guy GF Lemieux, and Philip Brisk, "Fast and memory-efficient routing algorithms for field programmable gate arrays with sparse intracluster routing crossbars," *Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on*, vol. 34, no. 12, pp. 1928–1941, 2015.
- [28] Marcel Gort and James H Anderson, "Combined architecture/algorithm approach to fast FPGA routing," *Very Large Scale Integration (VLSI) Systems, IEEE Transactions on*, vol. 21, no. 6, pp. 1067–1079, 2013.
- [29] Duane Merrill, Michael Garland, and Andrew Grimshaw, "High-performance and scalable gpu graph traversal," *ACM Trans. Parallel Comput.*, vol. 1, no. 2, pp. 14:1–14:30, Feb. 2015.
- [30] Avi Bleiweiss, "Gpu accelerated pathfinding," in *Proceedings of the 23rd ACM SIGGRAPH/EUROGRAPHICS symposium on Graphics hardware*. Eurographics Association, 2008, pp. 65–74.
- [31] A.I. Bleiweiss, "System, method, and computer program product for accelerating a game artificial intelligence process," June 12 2012, US Patent 8,200,594.
- [32] Scott YL Chin and Steven JE Wilton, "Memory footprint reduction for fpga routing algorithms," in *Field-Programmable Technology*, 2007. *ICFPT* 2007. *International Conference on*. IEEE, 2007, pp. 1–8.
- [33] Huimin Bian, Andrew C Ling, Alexander Choong, and Jianwen Zhu, "Towards scalable placement for fpgas," in *Proceedings of the 18th annual ACM/SIGDA international symposium on Field programmable gate arrays*. ACM, 2010, pp. 147–156.
- [34] Kevin E Murray, Scott Whitty, Suya Liu, Jason Luu, and Vaughn Betz, "Liquid: Fast FPGA Placement Via Steepest Gradient Descent Movement," https://www.eecg.utoronto.ca/~kmurray/titan.html, 2015.