# **Power Equation** 1 Which equation is used for first order power estimation? Select an alternative: $\bigcirc$ P = (1/2)\*C\*V\*(f^2) $\bigcirc$ P = (1/2)\*(C^2)\*V\*f $\bigcirc$ P = (1/4)\*C\*(V^2)\*f $\bigcirc$ P = (1/2)\*C\*(V^2)\*f Maximum marks: 3 Moore's Law 2 Moore's law predicts that Select an alternative: the number of transistors doubles roughly every 18 months. the power reduces by half roughly every 18 months. the number of cores doubles roughly every 18 months. the performance doubles roughly every 18 months. Maximum marks: 3 Flynn's taxonomy 3 Which of the following is not part of Flynn's taxonomy? Select an alternative: SIMT

SISD

SIMD

# 4 Dennard scaling

Which is the most accurate statement regarding Dennard Scaling? **Select an alternative:** 

- O Dennard Scaling neglects the impact of voltage scaling.
- The power density remains constant across technology nodes.
- Dennard Scaling neglects the impact of leakage currents.
- The power of a chip remains constant across technology nodes.

Maximum marks: 3

# **5** Cache property



|   | Select an alternative:                                                             |                  |
|---|------------------------------------------------------------------------------------|------------------|
|   | ○ The cache size is 64 KiB.                                                        | <b>~</b>         |
|   | ○ The cache size is 32 KiB.                                                        |                  |
|   | The cache block size is 512 bytes.                                                 |                  |
|   | ○ The cache has 64 blocks.                                                         |                  |
|   |                                                                                    |                  |
|   |                                                                                    | Maximum marks: 3 |
|   |                                                                                    |                  |
| 6 | Cache misses                                                                       |                  |
|   | Which of the following is not one of the four Cs?  Select an alternative:          |                  |
|   | ○ Capacity                                                                         |                  |
|   | ○ Conflict                                                                         |                  |
|   | <ul><li>Compulsory</li></ul>                                                       |                  |
|   | ○ Concurrent                                                                       | <b>✓</b>         |
|   |                                                                                    |                  |
|   |                                                                                    | Maximum marks: 3 |
| 7 | VIPT cache                                                                         |                  |
|   | Which of the following statements are incorrect given a VIP Select an alternative: | T cache?         |
|   | Requires the associativity to be increased to increase                             | the cache size.  |
|   | Enables parallel access to the TLB.                                                |                  |
|   | Limits the cache way size to the page size.                                        |                  |
|   | Limits the cache block size.                                                       | •                |
|   |                                                                                    |                  |

Which statement is correct regarding the cache shown in the figure?

# 8 Cache access time

9

| Given a system with a memory hierarchy consisting of three cache levels and DRAM as main memory. The access time for the caches are L1=1 cycle, L2=10 cycles, L3=30 cycles, and DRAM=70 cycles.  What is the average access time for an application with the following |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| characteristics:<br>L1: 95% hit 5% miss                                                                                                                                                                                                                                |
| L2: 90% hit 10% miss                                                                                                                                                                                                                                                   |
| L3: 99% hit 1% miss                                                                                                                                                                                                                                                    |
| Select an alternative:                                                                                                                                                                                                                                                 |
| O 1.85                                                                                                                                                                                                                                                                 |
| O 1.96                                                                                                                                                                                                                                                                 |
| O 1.50                                                                                                                                                                                                                                                                 |
| ○ 1.65                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                        |
| Maximum marks: 3                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                        |
| Data dependency                                                                                                                                                                                                                                                        |
| Which of the following is a true data dependency?  Select an alternative:                                                                                                                                                                                              |
| ○ Write after read                                                                                                                                                                                                                                                     |
| ○ Read after write ✓                                                                                                                                                                                                                                                   |
| Write after write                                                                                                                                                                                                                                                      |
| Read after read                                                                                                                                                                                                                                                        |

# **Hazards** 10 Which of the following is not a hazard? Select an alternative: Control hazards Structural hazards Data hazards Execution hazards Maximum marks: 3 **Loop unrolling** 11 Loop unrolling is a compilation technique for improving instruction level parallelism. Which of the following statements are incorrect? Select an alternative: It can be complicated to apply on loops with dynamic bounds. It can reduce the number of instruction cache misses. It can reduce the total number of executed instructions.

Maximum marks: 3

### 12 VLIW

Which of the following statements are incorrect regarding a very long instruction word architecture?

It can increase register pressure.

|    | Select an alternative:                                                                                                |
|----|-----------------------------------------------------------------------------------------------------------------------|
|    | Relies on compiler optimizations for extracting ILP.                                                                  |
|    | Reduces the amount of hazard detection logic needed.                                                                  |
|    | ○ Increases the binary code compatibility.                                                                            |
|    | Instructions are executed in lock step.                                                                               |
|    | Maximum marks: 3                                                                                                      |
| 13 | SIMD                                                                                                                  |
|    | Which of the following statements are false?  Select an alternative:                                                  |
|    | <ul> <li>SIMD improves energy efficiency by reducing the instruction overhead<br/>per performed operation.</li> </ul> |
|    | SIMD can reduce the code size.                                                                                        |
|    | <ul> <li>SIMD is usually very efficient on streaming (e.g., video, audio)<br/>applications.</li> </ul>                |
|    | ○ SIMD as a concept can be used for all types of applications. ✓                                                      |
|    | Maximum marks: 3                                                                                                      |
| 14 | Vector architecture                                                                                                   |
|    | Which of the following is not a conventional vector architecture technique?  Select an alternative:                   |
|    | Scatter gather                                                                                                        |
|    | Mask register                                                                                                         |
|    | Chaining                                                                                                              |
|    | ○ Threading ✓                                                                                                         |

### 15 SIMD vs Vector

Which of the following options is true for SIMD extensions when compared against a vector architecture?

#### Select an alternative:

| Has flexible number of operands.     |   |
|--------------------------------------|---|
| Easier to implement in hardware.     | ~ |
| More sophisticated addressing modes. |   |
| Has a mask register.                 |   |
|                                      |   |

Maximum marks: 3

## 16 Roofline model

What is a roofline model used for?

#### Select an alternative:

- A roofline model is a way to visualise the maximum required power given an applications arithmetic and bandwidth intensity.
- A roofline model is a way to visualise the arithmetic intensity of an application given its performance and bandwidth requirements.
- A roofline model is a way to visualise the maximum performance giv( ✓ an applications arithmetic intensity.
- A roofline model is a way to visualise the maximum required bandwidth given an applications arithmetic intensity.

Maximum marks: 3

# 17 GPUs

GPUs hide memory latency by

|    | Select an alternative:                                                                                                                    |
|----|-------------------------------------------------------------------------------------------------------------------------------------------|
|    | GPUs have short memory latency, which doesn't have to be hidden.                                                                          |
|    | Implementing large caches.                                                                                                                |
|    | Many levels of caches.                                                                                                                    |
|    | ○ Massive amount of threads.                                                                                                              |
|    | Maximum marks: 3                                                                                                                          |
| 18 | Simultaneous multi-threading                                                                                                              |
|    | Which of the following statements are false regarding SMT?  Select an alternative:                                                        |
|    | Requires a large register file.                                                                                                           |
|    | Can increase the cycle time.                                                                                                              |
|    | ○ Reduces cache contention. ✓                                                                                                             |
|    | Much of the hardware support exists already in an out-of-order scheduled<br>processor.                                                    |
|    | Maximum marks: 3                                                                                                                          |
| 19 | Branch divergence                                                                                                                         |
|    | What is branch divergence? Select an alternative:                                                                                         |
|    | <ul> <li>Branch divergence is when a branch misprediction occurs and the<br/>execution diverges down the wrong execution path.</li> </ul> |
|    | <ul> <li>Branch divergence is when a branch causes the execution of a vector<br/>operation to diverge.</li> </ul>                         |
|    | <ul> <li>Branch divergence is when an interrupt occurs and the threads need to<br/>branch to the interrupt routine.</li> </ul>            |
|    | ─ Branch divergence is when multiple threads in lock step execute diffe ✓ nt                                                              |

code paths.

### 20 Speedup

What is the maximum speedup for any computer system with 300 cores executing a parallel application with a sequential section of 5%?

#### Select an alternative:

|    | _ |   |
|----|---|---|
| 18 | ห | X |

18.8x

20x

300x

Maximum marks: 3

### 21 Multicore benefits

Which of the following statements are incorrect?

#### Select an alternative:

- It is often easier to achieve high performance using multiple small co ✓, than a few large cores.
- Many small cores can provide better energy efficiency than a few large cores.
- Wire lengths dominate the delay so keeping the core small can improve performance.
- According to Pollack's rule it's more efficient use of chip area (in terms of performance) to build many small cores than one large core.

Maximum marks: 3

## **22** Cache coherency

Which of the following statements are correct?

#### Select an alternative:

- Cache coherency protocols specify the order of memory operations.
- Snooping based scales better than directory based cache coherency.
- Write invalidate is commonly more energy efficient than write update.
- Write update is commonly used together with write-back caches.

Maximum marks: 3

# 23 Cache coherency FSM



The figure shows a so called MSI L1 cache coherency finite state machine (FSM).

Match each event to the correct number.

(1p for each correct match, NO minus points)

#### Please match the values:

|   | CPU<br>write<br>hit/miss | CPU read hit or CPU write hit/miss | CPU<br>read<br>miss<br>or<br>Bus<br>read<br>miss | Bus<br>Write<br>miss | CPU<br>read<br>miss | CPU<br>read<br>hit/miss<br>or<br>Bus<br>read<br>miss | CPU<br>write<br>miss |
|---|--------------------------|------------------------------------|--------------------------------------------------|----------------------|---------------------|------------------------------------------------------|----------------------|
| 6 | 0                        |                                    | ○<br><b>✓</b>                                    | 0                    | 0                   | 0                                                    | 0                    |
| 7 | <b>&lt;</b> 0            | 0                                  | 0                                                | 0                    | 0                   | 0                                                    | 0                    |
| 5 | 0                        | <b>~</b>                           | 0                                                | 0                    | 0                   | 0                                                    | 0                    |
| 4 | 0                        | 0                                  | 0                                                | 0                    | 0                   | 0                                                    | <b>~</b>             |
| 2 | 0                        | 0                                  | 0                                                | 0                    | 0                   | ·                                                    | 0                    |
| 3 | 0                        | 0                                  | 0                                                | ·                    | 0                   | 0                                                    | 0                    |
| 1 | 0                        | 0                                  | 0                                                | 0                    | ·                   | 0                                                    | 0                    |

Maximum marks: 7

# **Sequential consistency**

What does a sequential consistency model specify?

|    | How write buffering is performed in a system.                                                               |
|----|-------------------------------------------------------------------------------------------------------------|
|    | That the execution of memory operations appear in the same order f ✓ ₃II cores in a system.                 |
|    | <ul> <li>The order of memory operations performed in a system.</li> </ul>                                   |
|    | The order of which threads are executed in a system.                                                        |
|    |                                                                                                             |
|    | Maximum marks: 3                                                                                            |
| 25 | Race Condition                                                                                              |
|    | What of the following are not solutions to avoid memory race conditions ?  Select one or more alternatives: |
|    | ☐ To use memory barriers. ✔                                                                                 |
|    | ☐ To use the sequential consistency model.                                                                  |
|    | ☐ To use atomic memory instructions.                                                                        |
|    | ☐ To use locks around shared data.                                                                          |
|    |                                                                                                             |
|    | Maximum marks: 3                                                                                            |
| 26 | Interconnect Topologies                                                                                     |
|    | Which of the following topologies has the smallest bisection bandwidth <b>Select an alternative:</b>        |
|    | ○ Ring                                                                                                      |
|    | ○ Tree                                                                                                      |
|    | ○ Crossbar                                                                                                  |
|    | Omega                                                                                                       |
|    |                                                                                                             |

Select an alternative:

# 27 Hypercube

|    | Which is not a correct statement regarding hypercube interc<br>Select an alternative: | onnects?         |
|----|---------------------------------------------------------------------------------------|------------------|
|    | Maximum of O(log N) hops between two nodes                                            |                  |
|    | The router out-degree increases with the network size.                                |                  |
|    | Good bisection bandwidth                                                              |                  |
|    | <ul> <li>Scales easily</li> </ul>                                                     | •                |
|    |                                                                                       |                  |
|    |                                                                                       | Maximum marks: 3 |
|    |                                                                                       |                  |
| 28 | Dimension order routing                                                               |                  |
|    | Dimension order routing is a way to Select an alternative:                            |                  |
|    | O do flow control.                                                                    |                  |
|    | odo cut-through routing.                                                              |                  |
|    | avoid deadloocks.                                                                     | •                |
|    | O do arbitration.                                                                     |                  |
|    |                                                                                       |                  |
|    |                                                                                       | Maximum marks: 3 |
|    |                                                                                       |                  |
|    |                                                                                       |                  |

# 29 Circuit switching

For which scenario is circuit switching most beneficial?

| Select an alternative:                                                                                     |
|------------------------------------------------------------------------------------------------------------|
| <ul> <li>When a node communicates with many other nodes and a small amount<br/>of data.</li> </ul>         |
| <ul> <li>When a node communicates with few other nodes and a small amount of<br/>data.</li> </ul>          |
| <ul> <li>When a node communicates with many other nodes and a large amount<br/>of data.</li> </ul>         |
| ○ When a node communicates with few other nodes and a large amou. ✓ )f data.                               |
| Maximum marks: 3                                                                                           |
| Pollack\'s Rule                                                                                            |
| Which of the following statements best describe Pollack's rule?  Select an alternative:                    |
| The number of transistors doubles roughly every 18 months.                                                 |
| ○ The performance increases with the square root of the number of transistors.                             |
| The energy increases with the square root of the number of transistors.                                    |
| The power density is constant between technology generations.                                              |
| Maximum marks: 3                                                                                           |
| Mesh network                                                                                               |
| Which is not a reason for why the Tilera designers chose a mesh network?  Select an alternative:           |
| A mesh network provides ample amount of bandwidth.                                                         |
| ○ A mesh network provides a low hop count between nodes.                                                   |
| A mesh network maps easily to a 2D silicon substrate.                                                      |
| <ul> <li>A mesh network reduces the wire length and wire congestion compared<br/>to 2D toroids.</li> </ul> |

# 32 Alpha 21164

What were the reasons for the designers of the Alpha 21164 to opt for an L2 cache?

#### Select one or more alternatives:

| To reduce the average memory access latency.                                   | <b>~</b>    |
|--------------------------------------------------------------------------------|-------------|
| To increase the energy efficiency by sequentially accessing the L2 $\alpha$    | <b>✓</b> e. |
| To increase the total cache size to fit applications with larger working sets. | <b>~</b>    |
| To enable the L1 caches to be small enough to be accessed in 1 cyc             | <b>~</b>    |
|                                                                                |             |

Maximum marks: 3

### 33 Utilization wall

The utilization wall is another expression for

#### Select an alternative:

|      | ne difficulty utilizing all the different types of cores and accelerators in<br>eterogeneous system. | n a      |
|------|------------------------------------------------------------------------------------------------------|----------|
| O th | ne difficulty utilizing all the cores in a multicore system.                                         |          |
| O th | ne difficulty utilizing the memory hierarchy efficiently.                                            |          |
| O da | ark silicon.                                                                                         | <b>/</b> |

Maximum marks: 3

## 34 Tomasulo

Describe the Tomasulo algorithm (with a reorder buffer) and its purpose. The terms Issue, Execution, Write Results, and Commit might be of help when describing the algorithm.

| Maximum marks: 10 has on the performance of multi-core architectures. |
|-----------------------------------------------------------------------|
| has on the performance of                                             |
| has on the performance of                                             |
|                                                                       |
|                                                                       |
|                                                                       |
|                                                                       |
| Maximum marks: 10                                                     |
|                                                                       |
| cation on warehouse scale                                             |
|                                                                       |
|                                                                       |