## Computer-Aided VLSI System Design Final Project Report

**Due Tuesday, Jan. 15, 23:59** 

Student IDs:R08941044 R09943111

Student Names:卓奕辰 吳宥璁

## **Questions and Discussion**

## 1. Fill in the blanks

|                          | Physical category                                               |                |
|--------------------------|-----------------------------------------------------------------|----------------|
| Design Stage             | Description                                                     | Value          |
| Gate-level<br>Simulation | Cycle time for Gate-level Simulation (ex. 10ns)                 | 20ns           |
| P&R                      | Number of DRC violation (ex: 0) (innovus # > verify_drc)        | 0              |
|                          | Number of LVS violation (ex: 0) (Verify -> Verify Connectivity) | 0              |
|                          | Core area (um <sup>2</sup> )                                    | 31464.70       |
|                          | Die area (um²)                                                  | 43523.03       |
|                          | Cycle time for Post-layout Simulation (ex. 10ns)                | 20ns           |
|                          | Post-layout Simulation Time for tb0                             | 7863402.485ns  |
|                          | Post-layout Simulation Time for tb1                             | 10938602.485ns |
| Post-layout              | Post-layout Simulation Time for tb2                             | 12474602.485ns |
| Simulation               | Post-layout Simulation Time for tb3                             | 21050702.485ns |
|                          | Post-layout Simulation Time for tb4                             | 25191402.485ns |
|                          | Post-layout Simulation Time for tb5                             | 22179302.485ns |
|                          | Post-layout Simulation Time for tb6                             | 28689202.485ns |

2. Attach the snapshot of CCOpt Clock Tree Debugger result.



3. Attach the snapshot of your final layout in Floorplan View after adding core filler.



4. Attach the snapshot of your final layout in **Physical View** after adding core filler.



5. Show one of the critical paths (reg2reg) from setup time analysis after post-route optimization.

| 1                         |       |               |          |       |         |          |
|---------------------------|-------|---------------|----------|-------|---------|----------|
| Clock Rise Edge           |       | 0.000         |          |       |         |          |
| + Drive Adjustment        | 0.424 |               |          |       |         |          |
| + Source Insertion De     | 0.028 |               |          |       |         |          |
| = Beginpoint Arrival Time |       | 0.451         |          |       |         |          |
| Timing Path:              |       |               |          |       |         |          |
| +                         |       |               |          |       |         | +        |
| Pin                       | Edge  | Net           | Cell     | Delay | Arrival | Required |
| 1                         |       | l             | I        |       | Time    | Time     |
|                           | +     | +             | +        | +     | ·       |          |
| clk                       | ^     | clk           | I        |       | 0.451   | 13.892   |
| kernel_y_reg_0_/CK        | ^     | clk           | DFFRX1   | 0.029 | 0.480   | 13.920   |
| kernel_y_reg_0_/Q         | v     | kernel_y[0]   | DFFRX1   | 0.608 | 1.088   | 14.529   |
| U373/B                    | v     | kernel_y[0]   | ADDHXL   | 0.000 | 1.088   | 14.529   |
| U373/CO                   | v     | r489_carry[2] | ADDHXL   | 0.181 | 1.269   | 14.710   |
| U378/B                    | l v   | r489_carry[2] | ADDHXL   | 0.000 | 1.269   | 14.710   |
| U378/S                    | ^     | N108          | ADDHXL   | 0.227 | 1.497   | 14.937   |
| U593/B1                   | ^     | N108          | OAI22XL  | 0.000 | 1.497   | 14.937   |
| U593/Y                    | v     | n696          | OAI22XL  | 0.255 | 1.752   | 15.193   |
| U557/B1                   | v     | n696          | OAI22XL  | 0.000 | 1.752   | 15.193   |
| U557/Y                    | ^     | n567          | OAI22XL  | 0.566 | 2.318   | 15.759   |
| U554/A                    | ^     | n567          | NAND2X1  | 0.000 | 2.318   | 15.759   |
| U554/Y                    | v     | n703          | NAND2X1  | 0.315 | 2.633   | 16.074   |
| U603/A                    | v     | n703          | INVXL    | 0.000 | 2.633   | 16.074   |
| U603/Y                    | ^     | n576          | INVXL    | 0.310 | 2.943   | 16.383   |
| U607/A0                   | ^     | n576          | A022X1   | 0.000 | 2.943   | 16.384   |
| U607/Y                    | ^     | n577          | A022X1   | 0.216 | 3.159   | 16.599   |
| U608/C0                   | ^     | n577          | A0I211XL | 0.000 | 3.159   | 16.599   |
| U608/Y                    | v     | n581          | A0I211XL | 0.077 | 3.236   | 16.677   |
| U610/B0                   | v     | n581          | A022X1   | 0.000 | 3.236   | 16.677   |
| U610/Y                    | v     | n586          | A022X1   | 0.379 | 3.615   | 17.055   |
| U611/A                    | v     | n586          | INVXL    | 0.000 | 3.615   | 17.055   |
| U611/Y                    | ^     | n588          | INVXL    | 0.184 | 3.799   | 17.239   |
| U624/A                    | ^     | n588          | NAND2XL  | 0.000 | 3.799   | 17.239   |
| U624/Y                    | v     | n591          | NAND2XL  | 0.140 | 3.938   | 17.379   |
| U524/B                    | v     | n591          | AND2X1   | 0.000 | 3.938   | 17.379   |
| U524/Y                    | v     | n668          | AND2X1   | 0.247 | 4.185   | 17.626   |
| U625/B                    | v     | n668          | NOR2XL   | 0.000 | 4.185   | 17.626   |
| U625/Y                    | ^     | n612          | NOR2XL   | 0.216 | 4.401   | 17.842   |
| U665/A                    | ^     | n612          | NAND2XL  | 0.000 | 4.401   | 17.842   |
|                           |       |               |          |       |         |          |

| U665/A             | 1 ^ |     | n612           | NAND2XL   | 0.0 | 99 | 4.401 | 17.84 | 2 |
|--------------------|-----|-----|----------------|-----------|-----|----|-------|-------|---|
| U665/Y             | v   |     | n699           | NAND2XL   | 0.1 | 58 | 4.560 | 18.00 | 0 |
| U666/C             | v   |     | n699           | NAND3XL   | 0.0 | 00 | 4.560 | 18.00 | 0 |
| U666/Y             | ^   |     | n620           | NAND3XL   | 0.2 | 20 | 4.779 | 18.22 | 0 |
| U674/C             | ^   |     | n620           | NOR3X1    | 0.0 | 00 | 4.779 | 18.22 | 0 |
| U674/Y             | v   |     | n710           | NOR3X1    | 0.1 | 98 | 4.978 | 18.41 | 8 |
| U675/A             | v   |     | n710           | INVXL     | 0.0 | 00 | 4.978 | 18.41 | 8 |
| U675/Y             | ^   |     | n632           | INVXL     | 0.2 | 04 | 5.182 | 18.62 | 2 |
| U677/B             | ^   |     | n632           | NOR2X1    | 0.0 | 00 | 5.182 | 18.62 | 2 |
| U677/Y             | v   |     | n709           | NOR2X1    | 0.1 | 48 | 5.330 | 18.77 | 1 |
| U687/B1            | v   |     | n709           | A022X1    | 0.0 | 00 | 5.331 | 18.77 | 1 |
| U687/Y             | v   |     | n555           | A022X1    | 0.4 | 10 | 5.740 | 19.18 | 1 |
| U689/A0            | v   | - 1 | n555           | A0I222XL  | 0.0 | 00 | 5.740 | 19.18 | 1 |
| U689/Y             | ^   |     | n634           | A0I222XL  | 0.3 | 22 | 6.062 | 19.50 | 3 |
| U690/A0N           | ^   |     | n634           | A0I2BB2X1 | 0.0 | 00 | 6.062 | 19.50 | 3 |
| U690/Y             | ^   |     | n636           | A0I2BB2X1 | 0.1 | 81 | 6.243 | 19.68 | 4 |
| U692/B0            | ^   |     | n636           | OAI211XL  | 0.0 | 00 | 6.243 | 19.68 | 4 |
| U692/Y             | v   | - 1 | rom_a_w[0]     | OAI211XL  | 0.1 | 64 | 6.407 | 19.84 | 8 |
| U738/B1            | v   |     | rom_a_w[0]     | 0A22X1    | 0.0 | 00 | 6.407 | 19.84 | 8 |
| U738/Y             | v   |     | ex_sram_a_w[0] | 0A22X1    | 0.4 | 03 | 6.810 | 20.25 | 0 |
| ex_sram_a_reg_0_/D | v   |     | ex_sram_a_w[0] | DFFRX1    | 0.0 | 00 | 6.810 | 20.25 | 0 |
| +                  |     |     |                |           |     |    |       |       | + |

6. Attach the snapshot of timing report for setup time with no timing violation (postroute).

| timeDesi                                                                      | ign S                                  | Gummary  |      |                                |                             |                                         |                                |                         |                           |
|-------------------------------------------------------------------------------|----------------------------------------|----------|------|--------------------------------|-----------------------------|-----------------------------------------|--------------------------------|-------------------------|---------------------------|
| Setup views includ<br>av_func_mode_max                                        | ded:                                   |          |      |                                |                             |                                         |                                |                         |                           |
| Setup mode                                                                    |                                        | all      | regi | 2reg                           | in2reg                      | reg2out                                 | in2out                         | default                 |                           |
| WNS (r<br>TNS (r<br>Violating Pat<br>All Pat                                  | ths:  0   (                            |          |      | 440<br>900<br>9                | 17.670<br>0.000<br>0<br>104 | 13.448<br>  0.000<br>  0<br>  27        | N/A<br>  N/A<br>  N/A<br>  N/A | 0.000<br>  0.000<br>  0 | -<br> <br> <br> <br> <br> |
|                                                                               | Real                                   |          |      |                                |                             | Tota                                    | l                              |                         |                           |
| DRVs +                                                                        | Nr                                     | nets(ter | ns)  | Worst Vio                      |                             | Nr nets(terms)                          |                                |                         |                           |
| max_cap   max_tran   max_fanout   max_length                                  | 0 (0)<br>  0 (0)<br>  0 (0)<br>  0 (0) |          |      | 0.000  <br>0.000  <br>0  <br>0 |                             | 0 (0)  <br>1 (96)  <br>1 (1)  <br>0 (0) |                                |                         |                           |
| Density: 52.947% (100.000% with Fillers) Total number of glitch violations: 0 |                                        |          |      |                                |                             |                                         |                                |                         |                           |

7. Attach the snapshot of timing report for hold time with no timing violation (postroute).



8. Attach the snapshot of DRC checking after routing (from verify drc).

```
innovus 31> verify drc
   *** Starting Verify DRC (MEM: 1856.8) ***

VERIFY DRC .... Starting Verification
   VERIFY DRC .... Initializing
   VERIFY DRC .... Deleting Existing Violations
   VERIFY DRC .... Creating Sub-Areas
   VERIFY DRC .... Using new threading
   VERIFY DRC .... Sub-Area: {0.000 0.000 130.560 166.870} 1 of 2
   VERIFY DRC .... Sub-Area : 1 complete 0 Viols.
   VERIFY DRC .... Sub-Area: {130.560 0.000 260.820 166.870} 2 of 2
   VERIFY DRC .... Sub-Area : 2 complete 0 Viols.

   Verification Complete : 0 Viols.

*** End Verify DRC (CPU: 0:00:00.2 ELAPSED TIME: 0.00 MEM: 13.1M) ***
```

9. Attach the snapshot of LVS checking after routing.

```
innovus 32> VERIFY_CONNECTIVITY use new engine.

******* Start: VERIFY CONNECTIVITY ******
Start Time: Fri Jan 15 20:12:36 2021

Design Name: CLE
Database Units: 2000
Design Boundary: (0.0000, 0.0000) (260.8200, 166.8700)
Error Limit = 1000; Warning Limit = 50
Check all nets

Begin Summary
   Found no problems or warnings.
End Summary
End Time: Fri Jan 15 20:12:36 2021
Time Elapsed: 0:00:00.0
```

10. Attach the snapshot of final area result.

11. If there is any feature in your design, please specify it. (5pts)

Use one sram to store the search stamp on each pixel, and only store current label. Until all pixels with current label are marked, move on next label. Use time-consuming method to get smaller area.