



# COMPUTER ORGANIZATION AND SOFTWARE SYSTEMS SESSION 8

BITS Pilani
Pilani Campus

Dr Lucy J Goodino





Pipeline Continued

Pilani Campus

### Important Terms

Clock period:  $\tau$ 

 $\tau_i$ : time delay of  $S_i$  stage

 $\tau_L$ : time delay of latch

$$\tau = \max\{\tau_i\} + \tau_L$$

Pipeline processor frequency  $f = 1/\tau$ 



# Important Terms

Time taken to complete n tasks by k stage pipeline is

$$T_k = [k + (n-1)]\tau$$

Time taken by the nonpipelined processor

?

|               |    |    | 1 1111 |    | <b>→</b> |    |    |    |    |    |    |    |    |    |
|---------------|----|----|--------|----|----------|----|----|----|----|----|----|----|----|----|
|               | 1  | 2  | 3      | 4  | 5        | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 |
| Instruction 1 | FI | DI | СО     | FO | EI       | WO |    |    |    |    |    |    |    |    |
| Instruction 2 |    | FI | DI     | СО | FO       | EI | WO |    |    |    |    |    |    |    |
| Instruction 3 |    |    | FI     | DI | СО       | FO | E  | wo |    |    |    |    |    |    |
| Instruction 4 |    |    |        | F  | DI       | СО | FO | Ē  | wo |    |    |    |    |    |
| Instruction 5 |    |    |        |    | FI       | DI | СО | FO | EI | wo |    |    |    |    |
| Instruction 6 |    |    |        |    |          | FI | DI | СО | FO | EI | wo |    |    |    |
| Instruction 7 |    |    |        |    |          |    | FI | DI | СО | FO | Ē  | wo |    |    |
| Instruction 8 |    |    |        |    |          |    |    | FI | DI | СО | FO | EI | WO |    |
| Instruction 9 |    |    |        |    |          |    |    |    | FI | DI | СО | FO | EI | wo |

Time

# innovate achieve lead

#### Important Terms

Time taken to complete n tasks by k stage pipeline is

$$T_{k} = [k + (n-1)]\tau$$

Time taken by the nonpipelined processor

 $T_1 = k^* n^* \tau$ 

|               |   |    | Time | Э  | _  |    |    |           |    |    |     |     |    |    |
|---------------|---|----|------|----|----|----|----|-----------|----|----|-----|-----|----|----|
| 1             | 1 | 2  | 3    | 4  | 5  | 6  | 7  | 8         | 9  | 10 | 111 | 12  | 13 | 14 |
|               | · | _  | Ŭ    | -  | )  | Ů  | ,  | $\ddot{}$ | _  |    | ٠.  | -12 |    |    |
| Instruction 1 | F | DI | СО   | FO | E  | WO |    |           |    |    |     |     |    |    |
| Instruction 2 |   | F  | DI   | СО | FO | Ē  | WO |           |    |    |     |     |    |    |
| Instruction 3 |   |    | F    | DI | CO | FO | EI | wo        |    |    |     |     |    |    |
| Instruction 4 |   |    |      | FI | DI | СО | FO | EI        | WO |    |     |     |    |    |
| Instruction 5 |   |    |      |    | FI | DI | СО | FO        | EI | WO |     |     |    |    |
| Instruction 6 |   |    |      |    |    | F  | DI | СО        | FO | EI | wo  |     |    |    |
| Instruction 7 |   |    |      |    |    |    | FI | DI        | СО | FO | EI  | WO  |    |    |
| Instruction 8 |   |    |      |    |    |    |    | FI        | DI | СО | FO  | EI  | WO |    |
| Instruction 9 |   |    |      |    |    |    |    |           | FI | DI | СО  | FO  | EI | wo |

Speedup: speedup of a k-stage linear-pipeline over an equivalent non pipelined processor

$$S_k = \frac{T_1}{T_k}$$

$$= \frac{n^*k^*\tau}{[k+(n-1)]\tau}$$

$$= \frac{n^*k}{[k+(n-1)]}$$

#### Important Terms.....

The maximum speedup is  $S_k \rightarrow k$  when  $n \rightarrow INF$ Maximum speedup is very difficult to achieve because of data dependencies between successive tasks, program branches, interrupts etc.

# Important Terms

Efficiency: the ratio of actual speedup to ideal speedup k

$$\eta = \frac{nk}{k \cdot [k + (n-1)]}$$
$$= \frac{n}{[k + (n-1)]}$$

#### Contd...

- Maximum efficiency  $\eta \to 1 \text{ as } n \to \infty$
- Implies that the larger the number of tasks flowing through the pipeline, the better is its efficiency
- In steady state of a pipeline, we have n >> k, then efficiency should approach 1
- However, this ideal case may not hold all the time because of program branches and interrupts and data dependencies

# Important Terms

Throughput: The number of tasks that can be completed by a pipeline per unit time

$$H_k = \frac{n}{[k + (n-1)]\tau} = \frac{nf}{[k + (n-1)]} = \eta f$$



#### Problem 1

Draw a space-time diagram for a six segment pipeline showing the time it takes to process eight tasks

Determine the number of clock cycles that it takes to process 200 tasks in a six segment pipeline

#### Problem 2



Assume each task is subdivided in to 6 subtasks and clock cycle is 10 microseconds.

- Determine the number of clock cycles that is taken to process 50 tasks in six stage pipeline
- Determine the number of clock cycles that is taken to process 50 tasks in non-pipeline processor
- Compute speed up, efficiency and throughput



#### Pipeline Hazards / Conflicts

- Resource Hazard: access to same resource by two segments at the same time
- Data Hazard: an instruction depends on the result of a previous instruction, but this result is not yet available
- Control Hazard: arise from branch and other instructions that change the value of PC

#### Resource Hazard

|             |            |    | Clock cycle |    |    |    |    |    |    |   |
|-------------|------------|----|-------------|----|----|----|----|----|----|---|
|             |            | 1  | 2           | 3  | 4  | 5  | 6  | 7  | 8  | 9 |
|             | <b>I</b> 1 | FI | DI          | FO | EI | wo |    |    |    |   |
| ction       | 12         |    | FI          | DI | FO | EI | wo |    |    |   |
| Instruction | 13         |    |             | FI | DI | FO | EI | wo |    |   |
|             | <b>I4</b>  |    |             |    | FI | DI | FO | EI | wo |   |

(a) Five-stage pipeline, ideal case

#### Problem



Consider the following code. Assume that initial contents of all the registers is zero.

```
START: MOV R3, #1

MOV R1, #2

MOV R2, #3

ADD R3, R1, R2

SUB R4, R3, R2

HLT
```

- Write timing of instruction pipeline with FIVE stages
- What is the content of various registers after the execution of program?

# Data Dependency Conflict

MOV R3, #1 MOV R1, #2 MOV R2, #3 ADD R3, R1, R2 SUB R4, R3, R2 HLT

| time       | 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  |    |
|------------|----|----|----|----|----|----|----|----|----|----|
| <b>I</b> 1 | FI | DI | FO | EI | WO |    |    |    |    |    |
| 12         |    | FI | DI | FO | EI | WO |    |    |    |    |
| <b>I</b> 3 |    |    | FI | DI | FO | EI | WO |    |    |    |
| 14         |    |    |    | FI | DI | FO | EI | wo |    |    |
| <b>I</b> 5 |    |    |    |    | FI | DI | FO | El | WO |    |
| I 6        |    |    |    |    |    | FI | DI | FO | EI | WO |





START: ADD R3, R1, R2

SUB R4, R1, R2

JNZ NEXT

MUL R5, R1, R2

ADD R6, R3, R4

NEXT: ST R3, LOCN1

HLT

Write timing of instruction pipeline

| Time | 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 |
|------|----|----|----|----|----|----|----|----|----|----|----|----|
| l1   | FI | DI | FO | EI | wo |    |    |    |    |    |    |    |
| 12   |    | FI | DI | FO | EI | wo |    |    |    |    |    |    |
| 13   |    |    | FI | DI | FO | EI | wo |    |    |    |    |    |
| 14   |    |    |    | FI | DI | FO |    |    |    |    |    |    |
| 15   |    |    |    |    | FI | DI |    |    |    |    |    |    |
| 16   |    |    |    |    |    |    | FI | DI | FO | EI | wo |    |
| i7   |    |    |    |    |    |    |    | FI | DI | FO | EI | WO |

# The Effect of a Conditional Branch



lead

on Instruction Pipeline Operation

|                |    | Time |    |    |    |    |    |    | Branch Penalty |    |    |    |    |    |
|----------------|----|------|----|----|----|----|----|----|----------------|----|----|----|----|----|
|                | 1  | 2    | 3  | 4  | 5  | 6  | 7  | 8  | 9              | 10 | 11 | 12 | 13 | 14 |
| Instruction 1  | FI | DI   | СО | FO | EI | WO |    |    |                |    |    |    |    |    |
| Instruction 2  |    | FI   | DI | со | FO | EI | wo |    |                |    |    |    |    |    |
| Instruction 3  |    |      | FI | DI | со | FO | EI | wo |                |    |    |    |    |    |
| Instruction 4  |    |      |    | FI | DI | СО | FO |    |                |    |    |    |    |    |
| Instruction 5  |    |      |    |    | FI | DI | со |    |                |    |    |    |    |    |
| Instruction 6  |    |      |    |    |    | FI | DI |    |                |    |    |    |    |    |
| Instruction 7  |    |      |    |    |    |    | FI |    |                |    |    |    |    |    |
| Instruction 15 |    |      |    |    |    |    |    | FI | DI             | СО | FO | EI | WO |    |
| Instruction 16 |    |      |    |    |    |    |    |    | FI             | DI | со | FO | EI | wo |



# Dealing with Branches

- Multiple Streams
- Prefetch Branch Target
- Loop buffer
- Branch prediction
- Delayed branching

# Multiple Streams

- · Have two pipelines
- Pre-fetch each branch into a separate pipeline
- Use appropriate pipeline
- Used by IBM 370/168 and the IBM 3033
- Issues:
  - · Leads to bus & register contention
  - Multiple branches lead to further pipelines being needed



# Prefetch Branch Target

- Target of branch is prefetched in addition to instructions following branch
- Keep target until branch is executed
- Used by IBM 360/91

# Loop Buffer

- Very fast memory
- Maintained by fetch stage of pipeline
- Check buffer before fetching from memory
- Very good for small loops or jumps
- · Working principle is similar to cache
- Used by CRAY-1

# Loop Buffer Diagram



### Branch Prediction (1)

- Predict never taken
- Predict always taken
- Predict by opcode
- Taken/not taken switch
- Branch history table

# **Branch Prediction (2)**

- Predict never taken
  - Assume that jump will not happen
  - Always fetch next instruction
- · Predict always taken
  - Assume that jump will happen
  - Always fetch target instruction
- Predict by Opcode
  - Some instructions are more likely to result in a jump than others
  - Can get up to 75% success



# **Branch Prediction (3)**

- Taken/Not taken switch\_\_\_\_\_
  - Based on previous history
  - Good for loops

# innovate achieve lead

#### **Branch Prediction Flowchart**



lead

#### Branch Prediction State Diagram

First bit is prediction bit and second bit is conviction bit 00 – strong not taken 01- Weak not taken 11 10 10- weak taken Not Taken 11- Strong taken Taken Predict Predict Taken Taken Taken Not Taken Not Taken Not Taken Predict Predict Not Taken Not Taken

00

Taken

01

### Branch Prediction (4)



- Delayed Branch
  - Do not take jump until you have to
  - Rearrange instructions

# innovate achieve lead

#### Problem 3

- Consider a computer system that requires four stages to execute an instruction. The details of the stages and their time requirements are listed below:
- Instruction Fetch (IF) stage: 30 ns,
- Instruction Decode (ID) stage: 9 ns
- Execute (EX) stage: 20 ns
- Store Results (WO stage): 10 ns.
- Assume that inter-stage delay is 1 ns and every instruction in the program must proceed through the stages in sequence.
- a) What is the frequency of the Processor?
- b) What is the minimum time for 10 instructions to complete in non-pipelined manner?
- c) What is the minimum time for 10 instructions to complete in pipelined manner?

#### Problem 4



- A computer program is developed to run the DBSCAN algorithm on a processor with L1 cache and main memory organization with hit ratio of 67%. The processor supports 64-bit address bus, an 8-bit data bus and has a 256 KByte data cache memory with 4-way set associativity. The main memory is logically divided into a block size of 256 Bytes. Each cache line entry contains, in addition to address tag, 1 dirty bit.
- i. What is the number of bits in the tag field of an address?
- ii. If the associativity in the above problem, is changed to 8-way, do you see any performance gain and/ or drawback? Comment.

#### Cont.



i. What is the number of bits in the tag field of an address?

Number of lines in the cache = 256 KB / 256 B = 2^10 = 1 K lines

4 way = 4 lines per set

Therefore Number of sets = 1K/4 = 256 sets =  $2^8$  Number of bits needed to address sets = 8 bits Number bits needed to address a word in the block :  $256 = 2^8 \rightarrow 8$  bits

Tag bit = 64 - 8 - 8 = 48 bits

#### Cont.



ii. If the associativity in the above problem, is changed to 8-way, do you see any performance gain and/or drawback?

There is a performance gain in terms number of HITS Tag comparison circuit becomes complex





Problem 5

A RISC based CPU is to be designed to have 32 opcodes, source and destination operands referring to 64 registers, and a displacement of value such as 2ABCH. Specify the instruction format mentioning the various fields and bits required by them.

| Opcode [5 bits] | Source operand | Destination operand | Displacement [16 |
|-----------------|----------------|---------------------|------------------|
|                 | [6bits]        | [6 bits]            | Bits]            |
|                 |                |                     |                  |

#### Problem 6



- A company named CacheFul is designing a machine with a byte addressable main memory. The size of the main memory is 218 Bytes and block size is 16 Bytes. The machine employs a direct mapping cache consisting of 32 lines. This machine is specifically configured to run a classification algorithm
- i. When the algorithm is run it is noted that a memory access to main memory on a cache "miss" takes 30 ns and memory access to the cache on a cache "hit" takes 3 ns. If 80% of the processor's memory requests result in a cache "hit", how much time does it take to access memory on average?

#### Cont.



ii. Recommended average memory access time for the algorithm to perform optimally is not more than 5 ns, what option as a developer, do you have to keep it near to 5ns?

#### Problem 7



The single cycle implementation of MIPS is as shown below. Answer the following questions with reference to "beq \$51,\$52,8H" instruction. Assume that the contents of the registers \$51 = 10 H, \$52 = 10H, \$ and \$PC = 16H, \$ pointing to the instruction under consideration.

- i. What is the addressing mode of the instruction?
- ii. Which part of the instruction format, address of S1 and S2 are stored?
- iii. What is the value of Zero Flag
- iv. What is the value of PC, after the execution of the instruction?



#### Cont.

What is the status of different control signals to execute the instruction? Answer should be presented in the form of table given below. Indicate Don't care as X

| Signal   | Status |
|----------|--------|
| RegDst   |        |
| Branch   |        |
| MemRead  |        |
| MemtoReg |        |
| ALUOp    |        |
| ALUSrc   |        |
| RegWrite |        |