

## **PART 1: Sizing Chart**

1 ASSUMING CM OUTPUT = VRD = VDD/2 AND GIVEN THE DC BIAS CURRENT, DETERMINE THE VALUE OF RD.



$$RD = \frac{1.8 - 0.9}{150\mu} = 6K \Omega$$

Vrd=0.9 V

2 GIVEN Av and VRD, calculate the required V\* (again note that  $V* \neq Vov$  for a real MOSFET). Let's name this value VQ\*.

$$|Av| = \frac{2Vrd}{V*}, V* = \frac{2Vrd}{|Av|}$$

$$V* = \frac{2*0.9}{6} = 0.3 V$$

3 Create a testbench for NMOS and PMOS characterization (we will use the PMOS later in Part 2 of this lab). Use  $W=10\mu m$  (we will understand why shortly) and  $L=2\mu$ 





## 4 SWEEP VGS FROM 0 TO $\approx VTH + 0.4V$ WITH 10MV STEP. SET VDS = VDD/2.



|Vth| for Nmos is 382.6mv , for Pmos 393.352 .

We well sweep VGS from 0 to  $\approx 0.4 + 0.4 = 0.8v$ 



5 COMPARE V \*= 2ID/gm and Vov = VGS - VTH by plotting them overlaid. Use the calculator to create expressions for V \* and Vov. Export the expressions to adexl.





6 PLOT V\* AND Vov OVERLAID VS VGS. Make sure the Y-axis of both curves has the same range.



**NMOS** 



**PMOS** 

NOTE: weak inversion (near-threshold and subthreshold operation) the behavior is quite far from the square-law, the beginning of the strong inversion region, V\* and Vov are relatively close to each other

(i.e., square-law is relatively valid), but the strong inversion (high Vov) it is not shown clearly because we swept Vgs to only (Vth+0.4).

7 On the V\* and Vov chart locate the point at which V\*=VQ\* . Find the corresponding VovQ and VGSQ.

#### NMOS:



Vovq = 304.85m && VGSq = 687.47m

#### Pmos:



|Vovq| = 290 m && |VGSq| = 683.35 m

8 PLOT ID, gm, and gds vs VGS. Find their values at VGSQ. Let's name these values IDX, gmX, and gdsX.

### NMOS:





IDX = 49.598 uA, gmX = 330.81 u, gdsX = 1.95479 u

## PMOS:









 $|IDX|=12.019\,\mathrm{uA}$  ,  $gmX=80.1745\mathrm{u}$  ,  $gdsX=447.7036\,\mathrm{n}$ 

## 9 CALCULATE **W**

$$Wnmos = \frac{10u * 150u}{49.598u} = 30.243u$$
$$Wpmos = \frac{10u * 150u}{12.019 \text{ uA}} = 124.8u$$

Use DC gain = -6 and ID = 150uA.

# 10 CALCULATE gmQ and gdsQ using ratio and proportion and double check that $Av = -gm(RD \mid |ro|)$ meet the required gain spec.

$$gm(nmos) = \frac{30.234u * 330.81u}{10u} = 1000.468u$$

$$gds(nmos) = \frac{30.234u * 1.95479u}{10u} = 5.912u$$

$$r0(nmos) = \frac{1}{gds} = 169.15K$$

$$|Av(nmos)| = 1000.468u * \frac{6k * 169.15K}{6k + 169.15K} = 5.797 \sim 5.8$$

$$gm(pmos) = \frac{124.8u * 80.1745u}{10u} = 1000.577u$$

$$gds(pmos) = \frac{124.8u * 447.7036 \text{ n}}{10u} = 5.587u$$

$$r0(pmos) = \frac{1}{gds} = 178.97K$$

$$|Av(pmos)| = 1000.577u * \frac{6k * 178.97K}{6k + 178.97K} = 5.8$$

The results meet the specs.

## PART 2: CS Amplifier

1 Create a testbench for the resistive loaded CS amplifier using the VGSQ,RD,L, and W that you got from the previous part



Assume ac small signal 1 m to find the gain in required 6.

2 SIMULATE THE DC OP. REPORT A SNAPSHOT FOR THE KEY OPERATING POINT (OP) PARAMETERS. COMPARE THE RESULTS WITH THE RESULTS YOU OBTAINED IN PART 1. SINCE WE USED CHART-BASED DESIGN, THE RESULTS SHOULD AGREE WELL





|        | gm                | ID     | gds            |
|--------|-------------------|--------|----------------|
| Part 2 | 1.004m            | 150.5u | 5.933u         |
| Part 1 | 1000.468 <i>u</i> | 150u   | 5.912 <i>u</i> |

the results agree well.

Region is 2 which means it works in saturation.

## 3 COMPARE $m{ro}$ and $m{RD}$ . Is the assumption of ignoring $m{ro}$ justified in this case? Do you expect the error to remain the same if we use min $m{L}$ ?

r0= 1/gds = 168.55K , RD= 6K , r0 >>RD, Req=
$$\frac{6*168.55}{6+168.55}k=5.8k$$
 , error=  $\frac{6-5.8}{6}$  =3.33% , yes the error is so small so it is justified to ignore r0.

the error expected to be larger because of short channel effects (channel length modulation) as early voltage (VA) will decrease so r0 would be smaller .

### 4 CALCULATE THE INTRINSIC GAIN OF THE TRANSISTOR.

|Av|=gm\*r0=gm/gds=169.2



5 CALCULATE THE AMPLIFIER GAIN ANALYTICALLY. WHAT IS THE RELATION  $(\ll,<,=,>,>)$  BETWEEN THE AMPLIFIER GAIN AND THE INTRINSIC GAIN?

GM=-gm , RS=0,vgs=0 && Rout=RD||r0

$$|Av| = gm * RD| |r0 = 1.004 * 10^{-3} * \frac{6*10^3*168.55*10^3}{6*10^3+168.55*10^3} = 5.817$$

the amplifier gain << the intrinsic gain , because Rd is much less than r0 so it dominates .

6 CREATE A NEW SIMULATION CONFIGURATION AND RUN AC ANALYSIS (FROM 1Hz to 1GHz). Report the gain vs frequency. Annotate the DC gain and make sure it meets the spec.





DC gain (when frequency is 1hz) is 5.8171 and also there is a 180-degree phase shift, which meets the specs, we note that when the frequency is too high (more than  $10^7$ ) the gain drops.

#### **Gain Non-Linearity**

1 Create a new simulation configuration. Perform a DC sweep for the input voltage from 0 to VDD with 2mV step.



### 2 REPORT VOUT VS VIN. IS THE RELATION LINEAR? WHY?



The relation is not linear, because VOUT depends on ID (VOUT = VDD - ID \* RD), and ID depends on VGS(input) which approximately has quadratic relation with VGS(input) in saturation, and actually Vout variation depends on Vin variation with the slope of this plot which is the gain which is a function of VGS(input), and gain is not linear as it is a function of gm,r0 which are by the way functions of Vin.

3 CALCULATE THE DERIVATIVE OF VOUT USING CALCULATOR. PLOT THE DERIVATIVE VS VIN. THE DERIVATIVE IS ITSELF THE SMALL SIGNAL GAIN. IS THE GAIN LINEAR (INDEPENDENT OF THE INPUT)? WHY?

Wave 🗹 Clip | 🦳 🐗



No, gain is not linear because it is a function of gm, r0 (|Av|=gm(RD||r0)) which are actually functions of VGS(Vin) (in case of r0 changing Vin changes Id with it, r0

is the slope of id vs Vout(Vds), so r0 also depends on the change of Vin) then the gain depends on Vin (the input) which make it non linear.

4 SET THE PROPERTIES OF THE VOLTAGE SOURCE TO APPLY A TRANSIENT STIMULUS (SINE WAVE OF 1kHz frequency and 10mV amplitude superimposed on the DC input voltage).



# 5 CREATE A NEW SIMULATION CONFIGURATION. RUN TRANSIENT SIMULATION FOR 2MS. PLOT GM VS TIME. DOES GM VARY WITH THE INPUT SIGNAL? WHAT DOES THAT MEAN?





gm vs time





Yes, gm varies with the input signal, as it is the slope of id vs Vgs (vin), so when the input signal oscillates it changes gm with it, so the gain is not constant as gain = gm \*Rout, so the small signal linearization model is just an approximation as we consider gm a constant, but that small error is actually acceptable as gm change is very small and could be neglected.

## 6 Is this amplifier linear? Comment.

NO , this amplifier 's not linear because the gain is not constant but depends on Vin, because the gain depends on gm and (gm = f(Vin)) and for linear gain, Av should not be f(Vin) but we can solve it by increasing the source resistance.