# Lab 04 (Mini-Project 01)

**SAR ADC** 

# Part1: SAR Logic

1 REPORT TRANSIENT SIMULATION RESULTS FOR THE RING COUNTER OUTPUT, THE CODE REGISTER OUTPUT, AND THE EOC SIGNAL FOR THE FOLLOWING CASES:

#### 1.1 CMP IS ALL ZEROS





#### Counter output:



#### 1.2 CMP IS ALL ONES







# 1.3 CMP is alternating ones and zeros (Period = 2\*TCLK and Pulse width = TCLK)



time

Eoc should be low to look at clk cycles, with every new cycle a new bit will be set to 1 then look at the comparator output value within this cycle and keep it in the next cycles till the final cycle.



2 Briefly explain in your own words how does this design work and how does it implement the successive approximation algorithm. Support your explanation by filling the state table below.

Based on the results of the comparator, the circuit sets the value of bits sequentially, if we have N bits the first cycle is resetting so all the bits must have 0 value, then with every cycle sequentially the bit would be high then with the next cycle it would capture the comparator output signal and keep it till final bit.

| cycle    | Dw<7 | Dw<6 | Dw<5 | Dw<4 | Dw<3 | Dw<2 | Dw<1 | Dw<0 | cmp |
|----------|------|------|------|------|------|------|------|------|-----|
|          | >    | >    | >    | >    | >    | >    | >    | >    |     |
| 1(reset) | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |     |
| 2        | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | В7  |
| 3        | B7   | 1    | 0    | 0    | 0    | 0    | 0    | 0    | B6  |
| 4        | В7   | В6   | 1    | 0    | 0    | 0    | 0    | 0    | B5  |
| 5        | B7   | В6   | B5   | 1    | 0    | 0    | 0    | 0    | B4  |
| 6        | В7   | В6   | B5   | B4   | 1    | 0    | 0    | 0    | В3  |
| 7        | В7   | В6   | B5   | B4   | В3   | 1    | 0    | 0    | B2  |
| 8        | B7   | B6   | B5   | B4   | В3   | B2   | 1    | 0    | B1  |
| 9        | В7   | В6   | B5   | B4   | В3   | B2   | B1   | 1    | В0  |
| 10       | B7   | В6   | B5   | B4   | В3   | B2   | B1   | В0   |     |

# 2.1 CASE 1: CMP IS ALL ZEROS

| cycle    | Dw<7 | Dw<6 | Dw<5 | Dw<4 | Dw<3 | Dw<2 | Dw<1 | Dw<0 | cmp |
|----------|------|------|------|------|------|------|------|------|-----|
|          | >    | >    | >    | >    | >    | >    | >    | >    |     |
| 1(reset) | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |     |
| 2        | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0   |
| 3        | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0   |
| 4        | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0   |
| 5        | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0   |
| 6        | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0   |
| 7        | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0   |
| 8        | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0   |
| 9        | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0   |
| 10       | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |     |

#### 2.1 CASE 2: CMP IS ALL ONES

| cycle    | Dw<7 | Dw<6 | Dw<5 | Dw<4 | Dw<3 | Dw<2 | Dw<1 | Dw<0 | cmp |
|----------|------|------|------|------|------|------|------|------|-----|
|          | >    | >    | >    | >    | >    | >    | >    | >    |     |
| 1(reset) | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |     |
| 2        | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1   |
| 3        | 1    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 1   |
| 4        | 1    | 1    | 1    | 0    | 0    | 0    | 0    | 0    | 1   |
| 5        | 1    | 1    | 1    | 1    | 0    | 0    | 0    | 0    | 1   |
| 6        | 1    | 1    | 1    | 1    | 1    | 0    | 0    | 0    | 1   |
| 7        | 1    | 1    | 1    | 1    | 1    | 1    | 0    | 0    | 1   |
| 8        | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 0    | 1   |
| 9        | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1   |
| 10       | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |     |

# 2.2 CASE 3:CMP IS ALTERNATING ONES AND ZEROS

| cycle    | Dw<7 | Dw<6 | Dw<5 | Dw<4 | Dw<3 | Dw<2 | Dw<1 | Dw<0 | cmp |
|----------|------|------|------|------|------|------|------|------|-----|
|          | >    | >    | >    | >    | >    | >    | >    | >    |     |
| 1(reset) | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |     |
| 2        | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1   |
| 3        | 1    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0   |
| 4        | 1    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 1   |

| 5  | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
|----|---|---|---|---|---|---|---|---|---|
| 6  | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 |
| 7  | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 |
| 8  | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| 9  | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 |
| 10 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |   |

#### 3 COMPARATOR:



# Part2: SAR ADC Testbench

# 1 REPORT THE WAVEFORMS OF VOUTSH AND VOUT FOR SINE WAVE TEST







# 1.1 PLOT THE FFT OF THE VOUT TO MEASURE THE ENOB AND OTHER PERFORMANCE PARAMETERS:



| ENOB        | 8-bit   |  |
|-------------|---------|--|
| SNR         | 50.3db  |  |
| THD         | -58.4db |  |
| SNDR        | 49.7db  |  |
| SFDR        | 62.2db  |  |
| Noise Floor | -57.1db |  |

# 2 Report the waveforms of VOUTSH and VOUT for DC\_simulation.



0.7v:







Tstop=3Ts:

# 2.1 VDC=VREFN:



# 2.2 VIN = VREFN + (128+32+8+2+0.5)\*VLSB:



# 2.2.1 CLK, smpl, eoc



# 2.3 VIN = VREFP:

