

Module 0x04
Basics of assembly
{a lot of x86-32} & {some of x86-64}

**Eng. Emad Abu Khousa** 

Sections: 600 | 601 | 602

001101001100111

February 12, 2024

# **Learning Objectives\***

- 1. Recognize and define x86 assembly language
- 2. Distinguish the difference between 16/32/64-bit assembly code
- 3. Explore sections of executable file
- 4. Differentiate Intel and AT&T syntax
- 5. Explain Stack and Heap memory allocations.

# 1) Assembly Language

- Malware does not come with source code
- So we are left analyzing only malware executables (a.k.a. binaries)

#### ☐ Is it hard? Yes and NO

- An executable program is just a sequence of 1's and 0's which the CPU understands as instructions
- Reverse Engineering: The process of analyzing a subject binary program to create representations of the program's logic at a higher level of abstraction



 Lucky for us, binary programs can be disassembled back to Assembly Language

 "An executable program is just a sequence of 1's and 0's which the CPU understands as instructions"





An executable program is just a sequence of 1's and 0's which the CPU understands as instructions



Assembly code is just a sequence of **mnemonics** which represent each processor instruction (called an **opcode**)





**Opcode** Disassembly Example:

 $0000\ 0100\ 0000\ 1010\ = 040Ah\ = add\ al,10$ 





# Your New Hobby: Assembly Language

#### **Recommendations for success:**

- 1. Compile programs that you're familiar with and examine the resulting assembler to understand what's going on
- 2. Write native assembler applications and verify that they work properly
- 3. Practice .. Practice.. Practice.

or

4. Read and memories the Intel architecture manuals (5000+ pages)

This module is only a quick tutorial on Intel assembly, there is so much more to learn!



## Native – vs. - Compiled

```
1 section .text
      global start
4 start:
           edx,len
                       ;message length
           ecx, msg
6
      mov ebx,1
                       ;file descriptor (stdout)
                       ;system call number (sys write)
      mov eax,4
8
      int 0x80
                       ;call kernel
10
                       ;system call number (sys exit)
           eax,1
11
12
      int 0x80
                       ;call kernel
13
    section .data
   msg db 'Hello, world!', 0xa ;string to be printed
16 len equ $ - msg
                    ;length of the string
```

```
;code segment
segment .text
                                                           Live Demo
                   :must be declared for linker
  global start
                   ;tell linker entry point
start:
  mov edx,len
                  ;message length
                  ;message to write
  mov ecx, msg
  mov ebx,1
                   ;file descriptor (stdout)
                   ;system call number (sys write)
  mov eax,4
                   ;call kernel
  int 0x80
                   ;system call number (sys_exit)
  mov eax,1
                   ;call kernel
  int 0x80
segment .data
                  ;data segment
       db 'Hello, world!',0xa ;our dear string
msg
               $ - msg ;length of our dear string
len
       equ
```

https://www.tutorialspoint.com/assembly\_programming/index.htm



## Native – vs. - Compiled

```
1 section .text
                         ;must be declared for linker (ld)
       global start
 3
4 start:
           edx,len
                        ;message length
           ecx, msg
 6
                        ;file descriptor (stdout)
           ebx,1
       mov
                        ;system call number (sys write)
           eax,4
 8
                        ;call kernel
       int 0x80
9
10
                        ;system call number (sys_exit)
           eax,1
11
12
       int 0x80
                        ;call kernel
13
    section .data
14
   msg db 'Hello, world!', 0xa ;string to be printed
16 len equ $ - msg
                       ;length of the string
```

```
#include <stdio.h>
int main() {
     printf("Hello, world!");
return 0;
```

```
.file
                 "hellow.c"
         .intel syntax noprefix
         .text
         .section
                      .rodata
     .LC0:
         .string "Hello, world!"
         .text
         .globl
                 main
                 main, @function
         .type
    main:
10
                 rbp
         push
         mov rbp, rsp
13
         lea rax, .LC0[rip]
         mov rdi, rax
14
15
         mov eax, 0
         call
                 printf@PLT
16
         mov eax, 0
         pop rbp
18
19
         ret
```



# Your New Hobby: Assembly Language

#### **Recommendations for success:**

- 1. Compile programs that you're familiar with and examine the resulting assembler to understand what's going on
- 2. Write native assembler applications and verify that they work properly
- 3. Practice .. Practice.. Practice.

or

4. Read and memories the Intel architecture manuals (5000+ pages)

This module is only a quick tutorial on Intel assembly, there is so much more to learn!



#### Back to hello.c

- How much code is generated?
- How complex is the executable?

```
#include <stdio.h>
int main(int argc, char* argv[]) {
    if (argc == 2)
        printf("Hello %s\n", argv[1]);
return 0;
```

gcc -m32 -Wall -fno-asynchronous-unwind-tables -fno-pie -fno-pic -masm=intel -S hello.c -o hello.s



#### Back to hello.c

By the end of these slides, you will understand every line of this ©

```
.file "hello.c"
         .intel syntax noprefix
         .text
         .section
                     .rodata
     .LC0:
         .string "Hello %s\n"
         .text
         .globl
                 main
         .type
                 main, @function
     main:
         lea ecx, [esp+4]
11
         and esp, -16
12
         push
                 DWORD PTR [ecx-4]
         push
         mov ebp, esp
                 ecx
         push
         sub esp, 4
         mov eax, ecx
         cmp DWORD PTR [eax], 2
         jne .L2
         mov eax, DWORD PTR [eax+4]
         add eax, 4
         mov eax, DWORD PTR [eax]
         sub esp, 8
         push
                 OFFSET FLAT:.LC0
         push
         call
                 printf
         add esp, 16
     .L2:
         mov eax, 0
         mov ecx, DWORD PTR [ebp-4]
         leave
         lea esp, [ecx-4]
         ret
                 main, .-main
         .size
         .ident "GCC: (Debian 13.2.0-7) 13.2.0"
         .section
                      .note.GNU-stack,"",@progbits
```



Basic 16-bit CPU Architecture

You must begin thinking like a processor...



#### Basic 16-bit CPU Architecture

You must begin thinking like a processor...

Registers
 Store "Live" Data \_\_\_



#### Basic 16-bit CPU Architecture

You must begin thinking **Execution Unit** AL AH 20 Bit Address BH BL like a processor... CH CL 16 Bit Data Registers DH DL SP Store "Live" Data \_\_ SI Flags Control the CPU's decisions Internal 16 Bit ALU Data Bus Communication Registers Temporary Registers Control **External Bus** Execution Instruction Queue Unit Control System Q Bus (8 Bits) Memory (RAM)



#### Basic 16-bit CPU Architecture

You must begin thinking like a processor...

- Registers Store "Live" Data \_\_\_
- Flags Control the CPU's decisions
- Instructions Tell the CPU what to do-



source: © Brendan D. Saltaformaggio and Cyber Forensics Innovation Laboratory at the Georgia Institute of Technology



#### Basic 16-bit CPU Architecture

You must begin thinking like a processor...

- Registers Store "Live" Data \_\_
- Flags Control the CPU's decisions
- Instructions Tell the CPU what to de-
- Data Formats How data is stored

 Stack & Heap How memory is accessed



source: © Brendan D. Saltaformaggio and Cyber Forensics Innovation Laboratory at the Georgia Institute of Technology

# 2) Basics of Assembly Code

# x86 Assembler: Registers (again!)

#### Maximum register size depends on the CPU:

8088/8086/80186/80188 / 80286:

➤ 16-bit registers

80386/80486 / Pentium / Pentium Pro / Pentium MMX / Pentium II / Pentium M/Pentium III / Pentium 4:

➤ 32-bit registers

Pentium 4 [later] / Pentium D / Pentium Extreme / Core2 (i3/i5/i7):

➤ 64-bit registers





# x86 / 64 Assembler: Registers



You will need to understand the differences between 16-bit, 32-bit, and 64-bit processors. Because the register names will be quite different, the feature sets will be quite different, and malware in the wild will abuse these differences in order to make it difficult to reverse engineer what they are doing.

# Assembler general-purpose Registers

- 1. EAX Known as the **accumulator register**. Often used to store the return value of a function.
- 2. EBX Sometimes known as the **base register**, not to be confused with the base pointer. Sometimes used as a base pointer for memory access.
- 3. EDX Sometimes known as the data register.
- 4. ECX Sometimes known as the counter register. Used as a loop counter.
- 5. ESI Known as the **source index**. Used as the source pointer in string operations.
- 6. EDI Known as the **destination index**. Used as the destination pointer in string operations.
- 7. EBP {Base Pointer = Frame Pointer: specific for keeping track of the stack}
- 8. ESP {Stack Pointer: specific for keeping track of the stack}
- 9. EFLAGS register

# Assembler general-purpose Registers

 ESP - The stack pointer. Holds the address of the top of the stack.

EBP - The base pointer. Holds the address of the base (bottom) of the stack frame. EBP is used to keep track of the function's base address, which is essential for accessing local variables and the function's return address.



# **Assembler: Registers**

On a 32-bit processor, each register holds exactly 32 bits.

• This is used to store any binary value the program needs

Consider storing the number **775,567,283** in the EAX register:



32-Bit EAX



# **Assembler: Registers**

On a 32-bit processor, each register holds exactly 32 bits.

This is used to store any binary value the program needs

Consider storing the number 775,567,283

in the EAX register:

32-Bit EAX

On 64-bit processors, you have

- 64-bit registers: rax, rbx, rcx, rdx
- **32-bit registers:** eax, ebx, ecx, edx
  - Are actually the low order 32 bits of the 64-bit registers
- 16-bit registers: ax, bx, cx, dx
  - Are the low order 16 bits of the 32-bit registers eax, ebx, ecx, edx



| %r8          | %r8d           |
|--------------|----------------|
| %r9          | %r9d           |
| %r10         | %r10d          |
| %r11         | %r11d          |
|              |                |
| %r12         | %r12d          |
| %r12<br>%r13 | %r12d<br>%r13d |
|              |                |



# **Example - Assembler: Registers**

EAX=A9DC81F5

32 bits

EAX

Binary Hex

8-bit registers: ah, al, bh, bl, ch, cl, dh, dl: are bits 8-15 and 0-7 of the 16bit registers ax, bx, cx, dx



Figure 4-4: x86 EAX register breakdown

# Assembler: Registers - Break Downs



## Assembler: Registers - Break Downs

- 64-bit mode introduces an additional 8 new 64-bit general purpose registers R8 – R15
- R8 Full 64-bit (8 bytes) register.
- R8D Lower double word (4 bytes).
- R8W Lower word (2 bytes)
- R8B Lower byte.
- No "h" mode for these (i.e., no direct access to bits 8-15).

## 8/16/32/64-Bit Madness

Consider storing the number 775,567,283 in the EAX register:



• If you read this from RAX, it still equals 775,567,283:



### 8/16/32/64-Bit Madness

• If you read this from AX, it equals 14,259:



• If you read this from AL, it equals 179 or -77 (signed integer, read up on 2's compliment)





#### **EFLAGS**

#### **Control Flags (how instructions are carried out):**







#### **EFLAGS**

#### **Control Flags (how instructions are carried out):**



### Status Flags (result of operations):

**CF**: Carry result of unsigned op. is too large or below zero. 1= carry/borrow

**OF:** Overflow result of signed op. is too large or small. 1=overflow/underflow

**SF:** Sign of result. Reasonable for Integer only. 1= neg. /0= pos.

**ZF**: Zero result of operation is zero. {It is 1 when the result is zero}

**AF:** Auxiliary carry similar to Carry but restricted to the low nibble only

**PF:** Parity 1= result has even number of set bits





## Yes, More

- Also control registers that support, e.g.,
  - processor features,
  - the debugging and
  - virtualization architectures
- CR0 CR8 (see Intel manuals, debugging architecture)
- We'll go over each flag and register when we need to, as we're looking at them in malware.

Intel manuals are a great resource for how these different processor features work.



Figure 3-1. IA-32 Basic Execution Environment for Non-64-Bit Modes

## **Fundamental Data Types**



Modern processors understand bytes, which are essentially 8 bits. A word consists of two bytes. Similarly, a double word is made up of two words, and a quad word comprises two double words, reaching up to 64 bits in size. These are the only data types that modern processors recognize, with everything being composed of bytes, words, double words, and quad words

# **Endianness: How Data Resides In Memory**

x86 architecture uses the little-endian format. In memory, the data is stored in the little-endian format; that is, a loworder byte is stored at the lower address, and subsequent bytes are stored in successively higher addresses in the memory.



### **Instructions Formats**

```
[LABEL:] INSTRUCTION destop [, sourceop] [; comment]
• e.g.:
```

```
HERE: cmp ebx, 0xBEEF; does ebx contain magic #?

push ebx

push eax

xor ebx, ebx

; ebx = 0

xor eax, eax

; eax = 0
```





- **Immediate** 
  - Value is a constant

```
mov rax, 0xBEEF; store 0xBEEF in rax
```

- Register addressing
  - Use value in register mov eax, ebx; store the value held in ebx into eax
- Memory to register or Register to memory: YES
  - Indexed / Memory operands (next slide)
- **Memory to Memory: NO!**

mov 100[ebx+4\*ecx], eax

- **Base** The value in a generalpurpose register.
- **Index** The value in a generalpurpose register.
- Scale factor A value of 2, 4, or 8 that is multiplied by the index value.
- **Displacement** An 8, 16, or 32-bit value.

The offset which results from adding these components is called an effective address.



## **Data Addressing Modes**

Offset = Base + (Index \* Scale) + Displacement

ebx = 0x47EFFFFA

- 1) mov BYTE PTR [ebx], 0; address in ebx (as a byte) <- 0
- 2) mov DWORD PTR [ebx], 0; address in ebx (as a 32-bit) <- 0
- 3) mov al, BYTE PTR FOO ; set al to the byte pointed to by FOO
- 4) mov [ebx+8\*ecx], eax ; address in ecx + 8\*ebx <- eax
- 5) mov [ebx+4\*ecx + 100], eax
- or mov 100[ebx+4\*ecx], eax ; address in ecx + 4\*ebx + 100 <- eax



https://static-labs.tryhackme.cloud/sites/assembly-emulator/

```
friend: BYTE "joe" friend: BYTE 'j', 'o', 'e'
```

Same effect

```
friend: BYTE "joe"
friend: BYTE 'j', 'o', 'e'
```

Same effect

```
gross: DWORD 144
```

gross: DWORD 12\*12

gross: DWORD 10\*15-7+1

gross: DWORD 90h

gross: DWORD 10010000b

gross: DWORD 2200

; hex ; binary

; octal

Same effect

```
friend: BYTE "joe"
friend: BYTE 'j', 'o', 'e'
```

Same effect

```
gross: DWORD 144
```

gross: DWORD 12\*12

gross: DWORD 10\*15-7+1

gross: DWORD 90h

gross: DWORD 10010000b

gross: DWORD 2200

; hex

; binary

; octal

Same effect

values: DWORD 10, 20, 30, 40 ; (4) 32-bit values

```
friend: BYTE "joe"
friend: BYTE 'j', 'o', 'e'
```

Same effect

```
gross: DWORD 144
```

gross: DWORD 12\*12

gross: DWORD 10\*15-7+1

gross: DWORD 90h

gross: DWORD 10010000b

gross: DWORD 2200

; hex

; binary

; octal

Same effect

values: DWORD 10, 20, 30, 40

; (4) 32-bit values

bigval: QWORD 9999999999

; 64 bit



Let's see how much we understand now.

```
.file "hello.c"
         .intel syntax noprefix
         .text
         .section
                     .rodata
     .LC0:
         .string "Hello %s\n"
         .text
         .globl
                 main
                 main, @function
         .type
     main:
         lea ecx, [esp+4]
11
         and esp, -16
                 DWORD PTR [ecx-4]
         push
         push
         mov ebp, esp
         push
                 ecx
         sub esp, 4
         mov eax, ecx
         cmp DWORD PTR [eax], 2
         jne .L2
         mov eax, DWORD PTR [eax+4]
         add eax, 4
         mov eax, DWORD PTR [eax]
         sub esp, 8
         push
                 OFFSET FLAT:.LC0
         push
         call
                 printf
         add esp, 16
     .L2:
         mov eax, 0
         mov ecx, DWORD PTR [ebp-4]
         leave
         lea esp, [ecx-4]
         ret
         .size
                 main, .-main
         .ident "GCC: (Debian 13.2.0-7) 13.2.0"
         .section
                     .note.GNU-stack, "", @progbits
```



Let's see how much we understand now.©

```
main:
    lea ecx, [esp+4]
    and esp, -16
    push    DWORD PTR [ecx-4]
    push    ebp
    mov ebp, esp
```



Let's see how much we understand now.

```
cmp DWORD PTR [eax],2
   jne .L2
   mov eax, DWORD PTR [eax+4]
   add eax, 4
   mov eax, DWORD PTR [eax]
   sub esp, 8
   push
           eax
   push OFFSET FLAT:.LC0
   call
           printf
   add esp, 16
.L2:
   mov eax, 0
   mov ecx, DWORD PTR [ebp-4]
   leave
   lea esp, [ecx-4]
   ret
```



# 3) Executable Files

### **Executable Files Have Sections**

- The **.section** directive is used like this:
- .section name [, "flags"[, @type[,flag\_specific\_arguments]]]
- a section is allocatable
- e section is excluded from executable and shared library
- w section is writable
- x section is executable
- M section is mergeable
- **S** contains zero terminated strings
- **G** section is a member of a section group
- T section is used for thread-local-storage
- ? section is a member of the section's group, if any





## **Executable Files Have Sections**

- The **.section** directive is used like this:
- .section name [, "flags"[, @type[,flag\_specific\_arguments]]]

- @progbits section contains data
- @nobits section w/o data (i.e., only occupies space)
- Onote section contains non-program data
- @init\_array section contains an array of ptrs to init functions
- @fini\_array section contains an array of ptrs to finish functions
- @preinit\_array section contains an array of ptrs to pre-init functions

Let's see how much we understand now.

```
.file "hello.c"
         .intel syntax noprefix
         .text
         .section
                     .rodata
     .LC0:
         .string "Hello %s\n"
         .text
         .globl
                 main
                 main, @function
         .type
     main:
         lea ecx, [esp+4]
11
         and esp, -16
                 DWORD PTR [ecx-4]
         push
         push
         mov ebp, esp
         push
                 ecx
         sub esp, 4
         mov eax, ecx
         cmp DWORD PTR [eax], 2
         jne .L2
         mov eax, DWORD PTR [eax+4]
         add eax, 4
         mov eax, DWORD PTR [eax]
         sub esp, 8
         push
                 OFFSET FLAT:.LC0
         push
         call
                 printf
         add esp, 16
     .L2:
         mov eax, 0
         mov ecx, DWORD PTR [ebp-4]
         leave
         lea esp, [ecx-4]
         ret
         .size
                 main, .-main
         .ident "GCC: (Debian 13.2.0-7) 13.2.0"
         .section
                     .note.GNU-stack, "", @progbits
```



Let's see how much we understand now.

```
.file "hello.c"
    .intel syntax noprefix
    .text
    .section
                .rodata
.LC0:
    .string "Hello %s\n"
    .text
    .globl main
           main, @function
    .type
main:
   lea ecx, [esp+4]
   and esp, -16
           DWORD PTR [ecx-4]
    push
```

## Rochester Institute of Technology of Dubai

# **Common Intel Instructions**

| TRANSFER |                            |                  |                                                 |   |   |   | Flags |   |   |   |   |   |  |
|----------|----------------------------|------------------|-------------------------------------------------|---|---|---|-------|---|---|---|---|---|--|
| Name     | Comment                    | Code             | Operation                                       | 0 | D | ı |       | S |   | Α | P | С |  |
| MOV      | Move (copy)                | MOV Dest,Source  | Dest:=Source                                    |   |   |   |       |   |   |   |   |   |  |
| XCHG     | Exchange                   | XCHG Op1,Op2     | Op1:=Op2, Op2:=Op1                              |   |   |   |       |   |   |   |   |   |  |
| STC      | Set Carry                  | STC              | CF:=1                                           |   |   |   |       |   |   |   |   | 1 |  |
| CLC      | Clear Carry                | CLC              | CF:=0                                           |   |   |   |       |   |   |   |   | 0 |  |
| CMC      | Complement Carry           | CMC              | CF:= ¬CF                                        |   |   |   |       |   |   |   |   | ± |  |
| STD      | Set Direction              | STD              | DF:=1 (string op's downwards)                   |   | 1 |   |       |   |   |   |   |   |  |
| CLD      | Clear Direction            | CLD              | DF:=0 (string op's upwards)                     |   | 0 |   |       |   |   |   |   |   |  |
| STI      | Set Interrupt              | STI              | IF:=1                                           |   |   | 1 |       |   |   |   |   |   |  |
| CLI      | Clear Interrupt            | CLI              | IF:=0                                           |   |   | 0 |       |   |   |   |   |   |  |
| PUSH     | Push onto stack            | PUSH Source      | DEC SP, [SP]:=Source                            |   |   |   |       |   |   |   |   |   |  |
| PUSHF    | Push flags                 | PUSHF            | O, D, I, T, S, Z, A, P, C 286+: also NT, IOPL   |   |   |   |       |   |   |   |   |   |  |
| PUSHA    | Push all general registers | PUSHA            | AX, CX, DX, BX, SP, BP, SI, DI                  |   |   |   |       |   |   |   |   |   |  |
| POP      | Pop from stack             | POP Dest         | Dest:=[SP], INC SP                              |   |   |   |       |   |   |   |   |   |  |
| POPF     | Pop flags                  | POPF             | O, D, I, T, S, Z, A, P, C 286+: also NT, IOPL   | ± | ± | ± | ±I    | ± | ± | ± | ± | ± |  |
| POPA     | Pop all general registers  | POPA             | DI, SI, BP, SP, BX, DX, CX, AX                  |   |   |   |       |   |   |   |   |   |  |
| CBW      | Convert byte to word       | CBW              | AX:=AL (signed)                                 |   |   |   |       |   |   |   |   |   |  |
| CWD      | Convert word to double     | CWD              | DX:AX:=AX (signed)                              | ± |   |   |       | ± | Ŧ | Ŧ | ± | ± |  |
| CWDE     | Conv word extended double  | CWDE 386         | EAX:=AX (signed)                                |   |   |   |       |   |   |   |   |   |  |
| IN i     | Input                      | IN Dest, Port    | AL/AX/EAX := byte/word/double of specified port |   |   |   |       |   |   |   |   |   |  |
| OUT i    | Output                     | OUT Port, Source | Byte/word/double of specified port := AL/AX/EAX |   |   |   |       |   |   |   |   |   |  |



## **Be Very Careful!**

- These slides are NOT meant to exhaustively teach you everything about assembly!
- You must read the Intel manuals & online references when reverse engineering
- For example:

#### mov eax, ebx

- On a 64-bit CPU?
- ... automatically zeroes the upper 32 bits of RAX!
- The manual says:
  - 64-bit operands generate a 64-bit result in the destination 64-bit register
  - 32-bit operands generate a 32-bit result, zero-extended to a 64-bit result in the destination register
  - 8-bit and 16-bit operands generate an 8-bit or 16-bit result in the destination 64-bit register
    - Upper 56 bits or 48 bits (respectively) of the destination 64-bit register are left intact!



# Common Intel Instructions

| ARITHMETIC |                               |                  |                                                |   |   |   | FI | Flags |                     |     |   |  |  |  |  |
|------------|-------------------------------|------------------|------------------------------------------------|---|---|---|----|-------|---------------------|-----|---|--|--|--|--|
| Name       | Comment                       | Code             | Operation                                      | 0 | D | 1 | T  | S     | <b>Z</b>   <i>I</i> | \ P | С |  |  |  |  |
| ADD        | Add                           | ADD Dest,Source  | Dest:=Dest+Source                              | ± |   |   |    | ±     | ± ±                 | ±   | ± |  |  |  |  |
| ADC        | Add with Carry                | ADC Dest,Source  | Dest:=Dest+Source+CF                           | ± |   |   |    | ±     | ± ±                 | ±   | ± |  |  |  |  |
| SUB        | Subtract                      | SUB Dest,Source  | Dest:=Dest-Source                              | ± |   |   |    | ±     | ± ±                 | ±   | ± |  |  |  |  |
| SBB        | Subtract with borrow          | SBB Dest,Source  | Dest:=Dest-(Source+CF)                         | ± |   |   |    | ±     | ± ±                 | ±   | ± |  |  |  |  |
| DIV        | Divide (unsigned)             | DIV Op           | Op=byte: AL:=AX / Op AH:=Rest                  | ? |   |   |    | ?     | ? ?                 | ?   | ? |  |  |  |  |
| DIV        | Divide (unsigned)             | DIV Op           | Op=word: AX:=DX:AX / Op DX:=Rest               | ? |   |   |    | ?     | ? ?                 | ?   | ? |  |  |  |  |
| DIV 386    | Divide (unsigned)             | DIV Op           | Op=doublew.: EAX:=EDX:EAX / Op                 | ? |   |   |    | ?     | ? ?                 | ?   | ? |  |  |  |  |
| IDIV       | Signed Integer Divide         | IDIV Op          | Op=byte: AL:=AX / Op AH:=Rest                  | ? |   |   |    | ?     | ? ?                 | ?   | ? |  |  |  |  |
| IDIV       | Signed Integer Divide         | IDIV Op          | Op=word: AX:=DX:AX / Op DX:=Rest               | ? |   |   |    | ?     | ? ?                 | ?   | ? |  |  |  |  |
| IDIV 386   | Signed Integer Divide         | IDIV Op          | Op=doublew.: EAX:=EDX:EAX / Op                 | ? |   |   |    | ?     | ? ?                 | ?   | ? |  |  |  |  |
| MUL        | Multiply (unsigned)           | MUL Op           | Op=byte: AX:=AL*Op if AH=0 ◆                   | Ŧ |   |   |    | ?     | ? ?                 | ?   | ± |  |  |  |  |
| MUL        | Multiply (unsigned)           | MUL Op           | Op=word: DX:AX:=AX*Op if DX=0 ◆                | ± |   |   |    | ?     | ? ?                 | ?   | ± |  |  |  |  |
| MUL 386    | Multiply (unsigned)           | MUL Op           | Op=double: EDX:EAX:=EAX*Op if EDX=0 ◆          | ± |   |   |    | ?     | ? ?                 | ?   | ± |  |  |  |  |
| IMUL i     | Signed Integer Multiply       | IMUL Op          | Op=byte: AX:=AL*Op if AL sufficient ◆          | Ŧ |   |   |    | ?     | ? ?                 | ?   | ± |  |  |  |  |
| IMUL       | Signed Integer Multiply       | IMUL Op          | Op=word: DX:AX:=AX*Op if AX sufficient ◆       | ± |   |   |    | ?     | ? ?                 | ?   | ± |  |  |  |  |
| IMUL 386   | Signed Integer Multiply       | IMUL Op          | Op=double: EDX:EAX:=EAX*Op if EAX sufficient ◆ | ± |   |   |    | ?     | ? ?                 | ?   | ± |  |  |  |  |
| INC        | Increment                     | INC Op           | Op:=Op+1 (Carry not affected !)                | Ħ |   |   |    | ±     | ± ±                 | ±   |   |  |  |  |  |
| DEC        | Decrement                     | DEC Op           | Op:=Op-1 (Carry not affected !)                | ± |   |   |    | ±     | ± ±                 | ±   |   |  |  |  |  |
| CMP        | Compare                       | CMP Op1,Op2      | Op1-Op2                                        | ± |   |   |    | ±     | ± ±                 | ±   | ± |  |  |  |  |
| SAL        | Shift arithmetic left (≡ SHL) | SAL Op, Quantity |                                                | i |   |   |    | ±     | ± ?                 | ±   | ± |  |  |  |  |
| SAR        | Shift arithmetic right        | SAR Op, Quantity |                                                | i |   |   |    | ±     | ± ?                 | ±   | ± |  |  |  |  |
| RCL        | Rotate left through Carry     | RCL Op, Quantity |                                                | i |   |   |    |       |                     |     | ± |  |  |  |  |
| RCR        | Rotate right through Carry    | RCR Op, Quantity |                                                | i |   |   |    |       |                     |     | ± |  |  |  |  |
| ROL        | Rotate left                   | ROL Op, Quantity |                                                | i |   |   |    |       |                     |     | ± |  |  |  |  |
| ROR        | Rotate right                  | ROR Op, Quantity |                                                | i |   |   |    |       |                     |     | ± |  |  |  |  |

# **Common Intel Instructions (3)**

| LOGIC |                            |                  |                                        |   |   | Flags |   |   |   |   |   |   |  |
|-------|----------------------------|------------------|----------------------------------------|---|---|-------|---|---|---|---|---|---|--|
| Name  | Comment                    | Code             | Operation                              | 0 | D | 1     | Т | S | Z | Α | Р | С |  |
| NEG   | Negate (two-complement)    | NEG Op           | Op:=0-Op if Op=0 then CF:=0 else CF:=1 | ± |   |       |   | ± | ± | ± | ± | ± |  |
| NOT   | Invert each bit            | NOT Op           | Op:=¬Op (invert each bit)              |   |   |       |   |   |   |   |   |   |  |
| AND   | Logical and                | AND Dest,Source  | Dest:=Dest_Source                      |   |   |       |   | ± | ± | ? | ± | 0 |  |
| OR    | Logical or                 | OR Dest,Source   | Dest:=Dest\screeningSource             | 0 |   |       |   | ± | ± | ? | ± | 0 |  |
| XOR   | Logical exclusive or       | XOR Dest,Source  | Dest:=Dest (exor) Source               |   |   |       |   | ± | ± | ? | ± | 0 |  |
| SHL   | Shift logical left (≡ SAL) | SHL Op, Quantity |                                        | i |   |       |   | ± | ± | ? | ± | ± |  |
| SHR   | Shift logical right        | SHR Op, Quantity |                                        | i |   |       |   | ± | ± | ? | ± | ± |  |

| MISCELLANEOUS |                       |                 |                                                    |   |   |   | F | lag | S |   |   |   |
|---------------|-----------------------|-----------------|----------------------------------------------------|---|---|---|---|-----|---|---|---|---|
| Name          | Comment               | Code            | Operation                                          | 0 | D | - | T | S   | Z | Α | Р | С |
| NOP           | No operation          | NOP             | No operation                                       |   |   |   |   |     |   |   |   |   |
| LEA           | Load effective adress | LEA Dest,Source | Dest := address of Source                          |   |   |   |   |     |   |   |   |   |
| INT           | Interrupt             | INT Nr          | interrupts current program, runs spec. int-program |   |   | 0 | 0 |     |   |   |   |   |

# Common Intel Instructions

| <b>JUMPS</b> | (flags remain unchanged)     |           |           | 1     |                                |            |           |     |
|--------------|------------------------------|-----------|-----------|-------|--------------------------------|------------|-----------|-----|
| Name         | Comment                      | Code      | Operation | Name  | Comment                        | Code       | Operation | 1   |
| CALL         | Call subroutine              | CALL Proc |           | RET   | Return from subroutine         | RET        |           |     |
| JMP          | Jump                         | JMP Dest  |           |       |                                |            |           |     |
| JE           | Jump if Equal                | JE Dest   | (≡ JZ)    | JNE   | Jump if not Equal              | JNE Dest   | (≡ JNZ)   |     |
| JZ           | Jump if Zero                 | JZ Dest   | (≡ JE)    | JNZ   | Jump if not Zero               | JNZ Dest   | (≡ JNE)   |     |
| JCXZ         | Jump if CX Zero              | JCXZ Dest |           | JECXZ | Jump if ECX Zero               | JECXZ Dest |           | 386 |
| JP           | Jump if Parity (Parity Even) | JP Dest   | (≡ JPE)   | JNP   | Jump if no Parity (Parity Odd) | JNP Dest   | (≡ JPO)   |     |
| JPE          | Jump if Parity Even          | JPE Dest  | (≡ JP)    | JPO   | Jump if Parity Odd             | JPO Dest   | (≡ JNP)   |     |

| Unsign | ied (Cardinal)             |           |                           | signed (I | nteger)                      |           |          |
|--------|----------------------------|-----------|---------------------------|-----------|------------------------------|-----------|----------|
| JA     | Jump if Above              | JA Dest   | (≡ JNBE)                  | JG        | Jump if Greater              | JG Dest   | (≡ JNLE) |
| JAE    | Jump if Above or Equal     | JAE Dest  | (≡ JNB ≡ JNC)             | JGE       | Jump if Greater or Equal     | JGE Dest  | (≡ JNL)  |
| JB     | Jump if Below              | JB Dest   | $(\equiv JNAE \equiv JC)$ | JL        | Jump if Less                 | JL Dest   | (≡ JNGE) |
| JBE    | Jump if Below or Equal     | JBE Dest  | (≡ JNA)                   | JLE       | Jump if Less or Equal        | JLE Dest  | (≡ JNG)  |
| JNA    | Jump if not Above          | JNA Dest  | (≡ JBE)                   | JNG       | Jump if not Greater          | JNG Dest  | (≡ JLE)  |
| JNAE   | Jump if not Above or Equal | JNAE Dest | (≡ JB ≡ JC)               | JNGE      | Jump if not Greater or Equal | JNGE Dest | (≡ JL)   |
| JNB    | Jump if not Below          | JNB Dest  | (≡ JAE ≡ JNC)             | JNL       | Jump if not Less             | JNL Dest  | (≡ JGE)  |
| JNBE   | Jump if not Below or Equal | JNBE Dest | (≡ JA)                    | JNLE      | Jump if not Less or Equal    | JNLE Dest | (≡ JG)   |
| JC     | Jump if Carry              | JC Dest   |                           | JO        | Jump if Overflow             | JO Dest   |          |
| JNC    | Jump if no Carry           | JNC Dest  |                           | JNO       | Jump if no Overflow          | JNO Dest  |          |
|        |                            |           |                           | JS        | Jump if Sign (= negative)    | JS Dest   |          |
|        |                            |           |                           | JNS       | Jump if no Sign (= positive) | JNS Dest  |          |
|        |                            |           |                           |           |                              |           |          |

# 4) Intel vs. AT&T Syntax

## Intel vs. AT&T Syntax

- There are actually two accepted representations for x86 assembly language
  - Intel Syntax and AT&T Syntax
- Virtually every tool for Windows uses Intel syntax
- gcc traditionally used AT&T syntax
  - Thus, virtually every tool for Linux uses AT&T syntax
- Can be overridden with appropriate switches
- WE WILL USE BOTH
  - So you need to be able to read either
- Here's a quick one slide cheat sheet...



## Intel vs. AT&T Syntax

#### **General Instructions:**

| Intel                                               |                                                                       | AT&T                                                                                                                                                                                   |
|-----------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| push 4 add eax, 4 mov al, byte ptr FOO call jmp ret | pushl \$4<br>addl \$4, %eax<br>movb FOO, %al<br>lcall<br>ljmp<br>Iret | <ul> <li>b = byte</li> <li>s = short (16 bit int or 32-bit float)</li> <li>w = word</li> <li>I = long (32 bit int or 64-bit float)</li> <li>q = quad</li> <li>t = ten bytes</li> </ul> |

## Intel vs. AT&T Syntax

#### **Memory References:**

#### Intel

displacement[base+index\*scale]

```
mov eax, BYTE PTR [ebp-4]
mov ebx, BYTE PTR [foo+eax*4]
```

#### AT&T

displacement (base, index, scale)

```
movb -4(%ebp), %eax
movb foo(,%eax,4), %ebx
```

Note: Constants in memory references do not need a "\$"

## **Listen to Drake**





# 5) Memory ...0x2BCON10U-ED Now ...

# The stack is considered an endless sequence of memory "slots"

- "Slots" are allocated in descending order!
- The EBP register points to the most recent "Stack Base Address"
- Stack base address is usually updated for each function call
- The ESP register points to the bottommost used "slot"



Data (the size of a register) is pushed into a free "slot"

subesp, 4 push eax mov [esp], eax



Data (the size of a register) is pushed into a free "slot"

push eax subesp, 4 mov[esp], eax

| OxFFFFFF<br>Higher Ad |        |   |     |
|-----------------------|--------|---|-----|
| EBP+12                | ESP+28 | Α |     |
| EBP+8                 | ESP+24 | В |     |
| EBP+4                 | ESP+20 | С |     |
| EBP+0                 | ESP+16 | D | ЕВР |
| EBP-4                 | ESP+12 | W |     |
| EBP-8                 | ESP+8  | X |     |
| EBP-12                | ESP+4  | Υ |     |
| EBP-16                | ESP+0  | Z | ESP |
| Lower Ad              |        |   |     |

Data (the size of a register) is pushed into

push eax
subesp, 4
mov[esp], eax

Data (the size of a register) is popped from the "slot" pointed to by ESP

pop eax moveax, [esp] addesp, 4



Data (the size of a register) is pushed into a free "slot"



Data (the size of a register) is popped from the "slot" pointed to by ESP

```
pop eax moveax, [esp] addesp, 4
```



## Stack and Function Call (16 & 32-bit)

```
int foobar(int a, int b, int c)
{
    int xx = a + 2;
    int yy = b + 3;
    int zz = c + 4;
    int sum = xx + yy + zz;
    return xx * yy * zz + sum;
}
```

## Stack and Function Call (16 & 32-bit)

```
int foobar(int a, int b, int c)
    int xx = a + 2;
    int yy = b + 3;
    int zz = c + 4;
    int sum = xx + yy + zz;
    return xx * yy * zz + sum;
```

```
foobar:
push ebp
mov ebp, esp
sub esp, 16
_main:
push ecx
push ebx
push eax
call foobar
```





## Stack and Function Call (16 & 32-bit)

```
int foobar(int a, int b, int c)
    int xx = a + 2;
    int yy = b + 3;
    int zz = c + 4;
    int sum = xx + yy + zz;
    return xx * yy * zz + sum;
```

```
foobar:
push ebp
mov ebp, esp
sub esp, 16
_main:
push ecx
push ebx
push eax
call foobar
```





```
int foobar(int a, int b, int c)
    int xx = a + 2;
    int yy = b + 3;
    int zz = c + 4;
    int sum = xx + yy + zz;
    return xx * yy * zz + sum;
```

```
foobar:
push ebp
mov ebp, esp
sub esp, 16
_main:
push ecx
push ebx
push eax
call foobar
```



```
int foobar(int a, int b, int c)
{
    int xx = a + 2;
    int yy = b + 3;
    int zz = c + 4;
    int sum = xx + yy + zz;
    return xx * yy * zz + sum;
}
```

```
OxFFFFFFFFFF...

Higher Addresses
```

EBP+16 EBP+12 EBP+8 EBP+4



```
_foobar:
push ebp
mov ebp, esp
sub esp, 16
...
_main:
push ecx
push ebx
push eax
```

call foobar

Call \_foobar =

push ebp + 5 \*
Jmp \_foobar

- Push the return address or the address of the next instruction
- (\* call \_foobar is 5 bytes long)

```
int foobar(int a, int b, int c)
{
    int xx = a + 2;
    int yy = b + 3;
    int zz = c + 4;
    int sum = xx + yy + zz;
    return xx * yy * zz + sum;
}
```

```
OxFFFFFFFFFF...

Higher Addresses
```

EBP+16 EBP+12 EBP+8 EBP+4



```
_foobar:
push ebp
mov ebp, esp
sub esp, 16
...
_main:
push ecx
push ebx
push eax
```

call foobar

Call \_foobar =



- Push the return address or the address of the next instruction
- (\* call \_foobar is 5 bytes long)

```
int foobar(int a, int b, int c)
{
    int xx = a + 2;
    int yy = b + 3;
    int zz = c + 4;
    int sum = xx + yy + zz;
    return xx * yy * zz + sum;
}
```

```
0xFFFFFFFFFF...

Higher Addresses
```

EBP+16 EBP+12 EBP+8 EBP+4



```
_foobar:
push ebp
mov ebp, esp
sub esp, 16
...
_main:
push ecx
push ebx
push eax
```

call foobar

Call \_foobar =



- Push the return address or the address of the next instruction
- (\* call \_foobar is 5 bytes long)

0xFFFFFFFF...

**Higher Addresses** 

Lower Addresses

```
int foobar(int a, int b, int c)
    int xx = a + 2;
    int yy = b + 3;
    int zz = c + 4;
    int sum = xx + yy + zz;
    return xx * yy * zz + sum;
```

\_foobar: push ebp mov ebp, esp sub esp, 16

\_main:

push ecx

push ebx

push eax

call foobar

Referred to as the "function prologue"

EBP of main() saved ebp main() frame EBP+16 С EBP+12 EBP+8 а EBP+4 return address EBP+0 saved ebp (of main) **EBP** EBP-4 XX foobar() frame EBP-8 уу FBP-12 ZZ **ESP** EBP-16 sum

The prologue saves EBP, builds a new stack frame by saving ESP to EBP, and creates space for local variables.

### Function Return (Same on Both 32- & 64-Bit)

#### The instruction ret performs a function return

- Prior to executing a ret instruction:
  - 1. The return value must be stored in EAX
  - 2. The stack must be cleaned up!





#### Function Return (Same on Both 32- & 64-Bit)

#### The instruction ret performs a function return

- Prior to executing a ret instruction:
  - 1. The return value must be stored in EAX
  - 2. The stack must be cleaned up!

```
int foobar(int a, int b, int c)
{
    return xx * yy * zz + sum;
}
```





# Function Return (Same on Both 32- & 64-Bit)

#### The instruction ret performs a function return

- Prior to executing a ret instruction:
  - 1. The return value must be stored in EAX
  - 2. The stack must be cleaned up!

```
int foobar(int a, int b, int c)
{
    return xx * yy * zz + sum;
}
_foobar:
```

```
push ebp
mov ebp, esp
sub esp, 16
...
add eax, edx
add esp, 16
pop ebp
ret

Referred to as the
"function
epilogue"
```







```
long foobar(long a, long b, long c, long d,
              long e, long f, long g, long h)
      long xx = a * b * c * d * e * f * g * h;
      long yy = a + b + c + d + e + f + g + h;
      long zz = a - b - c - d - e - f - g - h;
return zz * xx * yy;
```



```
long foobar(long a, long b, long c, long d,
             long e, long f, long g, long h)
      long xx = a * b * c * d * e * f * g * h;
      long yy = a + b + c + d + e + f + g + h;
      long zz = a - b - c - d - e - f - g - h;
return zz * xx * yy;
```



On Linux, you use rdi si dx cx r8, and r9 for storing these arguments and you can see It's going to be the first six arguments that you store in the registers.

After that, you go back to the old pushing in reverse order to the stack that we did before.

```
long foobar(long a, long b, long c, long d,
             long e, long f, long g, long h)
      long xx = a * b * c * d * e * f * g * h;
      long yy = a + b + c + d + e + f + g + h;
      long zz = a - b - c - d - e - f - g - h;
return zz * xx * yy;
```



```
foobar:
push
        rbp
        rbp, rsp
mov
        rsp, 24
sub
main:
push
        8
push
        r9, 6
mov
        r8, 5
mov
        rcx, 4
mov
movrdx, 3
        rsi, 2
mov
        rdi, 1
mov
call foobar
```



```
long foobar(long a, long b, long c, long d,
             long e, long f, long g, long h)
      long xx = a * b * c * d * e * f * g * h;
      long yy = a + b + c + d + e + f + g + h;
      long zz = a - b - c - d - e - f - g - h;
return zz * xx * yy;
```



Windows is similar, except only uses 4 registers!

- a in RCX
- b in RDX
- c in R8
- d in R9

On Windows, things are a little bit different. If you're looking at a Windows binary only four registers are used for passing arguments. Those are cx, dx, r8 and r9. It's just the difference at how Windows versus Linux is designed.

#### **Memory Storage Heap**

- Heap is much simpler!
- The program will:
  - 1. Call malloc (or other heap allocation functions)
  - 2. Use the address that returns to access that malloc returns (recall: in EAX)



### **Memory Storage Heap**

- Heap is much simpler!
- The program will:
  - 1. Call malloc (or other heap allocation functions)
  - 2. Use the address that returns to access that malloc returns (recall: in EAX)

```
int foobar()
int* x = malloc(sizeof(int));
*x = 3:
return *x;
```

### **Memory Storage Heap**

- Heap is much simpler!
- The program will:
  - 1. Call malloc (or other heap allocation functions)
  - 2. Use the address that returns to access that malloc returns (recall: in EAX)

```
int foobar()
int* x = malloc(sizeof(int));
*x = 3:
return *x;
```

```
foobar:
    push ebp
    mov ebp, esp
    push 4
    call malloc
    mov DWORD PTR [eax], 3
    mov eax, [eax]
    add esp, 4
    pop ebp
    ret
```

# Additional Reading (Optional):

- RE4B (Reverse Engineering 4 Beginners)
  - Covers Intel, ARM, MIPS assembler with concrete examples
  - Focus isn't on malware, but still a great reference
- Intel architecture manuals https://software.intel.com/en-us/articles/intel-sdm
- http://ref.x86asm.net/
- http://x86asm.net/articles/x86-64-tour-of-intel-manuals/index.html
- http://eli.thegreenplace.net/2011/09/06/stack-frame-layout-on-x86-64
- https://godbolt.org/

#### **Lesson Summary**

- Recognize and define x86 assembly language
- Distinguish the difference between 16/32/64-bit assembly code
- Explore sections of executable file
- Differentiate Intel and AT&T syntax
- Explain Stack and Heap memory allocations.

# 6) Extra Credit 1 Solution Now ...



#### **Course Overview**

Title: "CSEC 202 - Reverse Engineering Fundamentals"

| Instructor      | Office                            | Phone | Email          | Semester-Year |
|-----------------|-----------------------------------|-------|----------------|---------------|
| Emad Abu Khousa | D003                              |       | eakcad@rit.edu | Spring-2024   |
| Office Hours:   | M: 12:00-01:00<br>TR: 11:00-12:00 |       |                |               |

600: TR 12:00-01:20, **Room B-107** 601: MW 01:05-02:25, **Room C-109** 01:30-02:50, TR **Room D-207 602**:



# Thank You and Q&A