# Back to the Stone Age

A basic networking stack

#### Table of Contents

- Overview
  - Concept
  - Overall Design
- Projects
  - Messages and Syscalls
  - Packet headers
  - Ethernet Driver
  - Additional Features and Testing
- Conclusion
  - Overall difficulties
  - Closing notes, what we learned

#### Overview

- Project focus was Networking
  - Ethernet driver for the Intel 82557
  - Ethernet, IPv4, and UDP headers for packet construction
  - Syscalls and message abstraction to be used by user programs
- Projects were closely related
  - Led to close communication, as the projects relied on each other
  - Unique development timeline
    - One part had to work before the others could

### Design - OSI

- OSI model
- Device Driver / Hardware
- Header Functions
  - Ethernet II / IPv4 / UDP
- User processes / Syscalls



# Design - Sending a message



# Design - Receiving a message



# Project 1: Messages and Syscalls

#### 4 syscalls

- netsend
- netrecv
- setip
- setMAC

Send/Receive messages in a standardized message format

### Project 1: Message Format

msg\_t - net.h

| src_port     | dst_port | src_addr    |            |
|--------------|----------|-------------|------------|
| dst_addr     |          | dst_MAC low |            |
| dst_MAC high |          | src_MAC low |            |
| src_MAC high |          | len         | data* high |
| data* low    |          |             |            |

total size: 34 bytes

### Creating a message

Syscalls require some info from users, and fill in the rest themselves

- For sending:
  - Source port
  - Destination port
  - Destination address
  - Destination MAC
  - Data / Data length
- For receiving:
  - Receiving port
  - Data / Data length

#### Setting MAC / IPv4 addresses

User programs can change MAC and IP addresses at runtime

- Setting MAC:
  - Take array of bytes to represent MAC
  - Extract relevant bytes
  - Set system MAC
- Setting IP:
  - User must convert address to 4 byte IP in network order (available with htons() call)
  - IP will be set as origin for sends and destination for receives
  - Can only set one system wide IP

OS will fill in this data during sends and receives

#### Project 2: Packet Headers

- Two parts to this project
  - Adding headers when sending a packet
  - Handling headers when a packet is received
- Headers (both parts of the project deal with these)
  - o Ethernet II Frame Header Link Layer
  - IPv4 Header Network Layer
  - UDP Header Transport Layer

#### Project 2: Packet Headers - Structs

LINKhdr\_t - link.h

| dst_mac    | src_mac lo |  |
|------------|------------|--|
| src_mac hi | ethertype  |  |

total size: 14 bytes

#### Project 2: Packet Headers - Structs

**NETipv4hdr\_t** - *ip.h* 

| ver_ihl  | dscp_ecn | tot_len[2]  | id       | flags_offset |
|----------|----------|-------------|----------|--------------|
| ttl      | protocol | checksum[2] | src_addr |              |
| dst_addr |          |             |          |              |

Total size: 20 bytes

#### Project 2: Packet Headers - Structs

**UDPhdr\_t** - *transport.h* 

| src_port | dst_port | len[2] | checksum |
|----------|----------|--------|----------|
|          |          |        |          |

total size: 8 bytes

### Sending a message

- Each layer is responsible for adding its own information
  - All functions modify the same buffer
- Only the uppermost layer (udp) copies data into buffer
  - Lower time complexity

```
link add header(uint8_t* buff, uint16_t len, msg_t* msg)
fills in information relating to the link layer
size =
  ipv4 add header(uint8 t* buff, uint16 t len, msg t* msg)
  fills in information relating to the link layer
  size =
     udp add header(uint8_t* buff, uint16_t len, msg_t* msg)
     fills in information relating to the link layer
     memcpy data so it comes after the headers
     return size of udp header + size of data (or 0 if error)
  compute and fill in remaining fields (length and checksum)
```

pad payload if it's too small return size of link header + size (or 0 if error)

return size of ipv4 header + size (or 0 if error)

# Receiving a message - ipv4

```
link parse frame(msg t* msg, uint16 t len, const uint8 t* data)
get mac address info from data (src, dst) and fill in msg with info
return
  ipv4 parse frame(msg t* msg, uint16 t len, const uint8 t* data)
  get ip address info (src, dst) from data and fill in msg with info
  return
     udp parse frame(msg t* msg, uint16_t len, const uint8_t* data)
     get port information from data and fill in msg with info
     point msg->data to the data in data
     return 1 if packet if big enough (should be passed to user), 0 on error
 or 0 on error (i.e. protocol is not UDP)
or 0 on error (i.e. ethertype is not ipv4 or arp)
```

Note: We also have the ability to handle/respond to arp packets - this is additional functionality and will be talked about later on in the presentation

#### Wireshark



|      | No. | Time         | Source            | Destination                                    | Protocol | Length Info              |
|------|-----|--------------|-------------------|------------------------------------------------|----------|--------------------------|
|      |     | 1 0.000000   | 0.0.0.0           | 1.0.0.127                                      | UDP      | 128 0 → 0 Len=86         |
|      |     |              |                   |                                                |          |                          |
|      |     |              |                   |                                                |          |                          |
|      |     |              |                   |                                                |          |                          |
|      |     |              |                   |                                                |          |                          |
|      |     |              |                   |                                                |          |                          |
|      |     |              |                   |                                                |          |                          |
|      |     |              |                   |                                                |          |                          |
|      |     |              |                   |                                                |          |                          |
| ter> |     |              |                   |                                                |          |                          |
|      |     |              |                   |                                                |          |                          |
|      |     |              |                   |                                                |          | *****                    |
|      |     |              |                   | ts), 128 bytes capture                         |          |                          |
|      |     |              |                   | (00:00:00:00:00:00),<br>.0.0.0, Dst: 1.0.0.127 |          | 0:00 (00:00:00:00:00:00) |
|      |     |              | ocol, Src Port: 0 |                                                |          |                          |
|      |     | a (86 bytes) |                   |                                                |          |                          |

#### Project 3: Ethernet Driver

- First thing we did
- The DSL lab computers have Intel 82557's, but our driver technically supports anything in the 8255x family
- Lots of technical reading



#### P(I

- The NIC is a PCI device
- Accessed PCI configuration space to obtain:
  - Device ID
  - Vendor ID
  - Interrupt line
  - Base address register
- Brute force scanned the entire PCI address space
  - Probably a better way to do this
- Had to make device a PCI master
- pci.c / pci.h

| Byte Offset<br>(hexadecimal)           | Byte 3                                             | Byte 2                              | Byte 1              | Byte 0          |
|----------------------------------------|----------------------------------------------------|-------------------------------------|---------------------|-----------------|
| 0                                      | Device ID                                          | <u> </u>                            | Vendor ID           | 100             |
| 4                                      | Status Register Command Register                   |                                     |                     |                 |
| 8                                      | Class Code (200000h)                               |                                     |                     | Revision ID     |
| С                                      | BIST                                               | Header Type                         | Latency Timer       | Cache Line Size |
| 10                                     | CSR Memory Mapped                                  | Base Address Regist                 | er                  |                 |
| 14                                     | CSR I/O Mapped Bas                                 | e Address Register                  |                     |                 |
| 18                                     | Flash Memory Mappe                                 | d Base Address Regis                | ter                 |                 |
|                                        |                                                    |                                     |                     |                 |
| 1C                                     |                                                    |                                     |                     |                 |
| 1C<br>20                               | Beenval                                            |                                     |                     |                 |
| A(5)                                   | Reserved                                           |                                     |                     |                 |
| 20                                     | Reserved                                           |                                     |                     |                 |
| 20                                     | Reserved Subsystem ID                              |                                     | Subsystem Vendor ID | )               |
| 20<br>24<br>28                         |                                                    | Address Register                    | Subsystem Vendor ID | )               |
| 20<br>24<br>28<br>2C                   | Subsystem ID                                       | e Address Register                  | Subsystem Vendor ID | Cap_Ptr         |
| 20<br>24<br>28<br>2C<br>30             | Subsystem ID Expansion ROM Base                    | e Address Register                  | Subsystem Vendor ID |                 |
| 20<br>24<br>28<br>2C<br>30<br>34       | Subsystem ID  Expansion ROM Base Reserved          | e Address Register  Min_Grant (FFh) | Subsystem Vendor ID |                 |
| 20<br>24<br>28<br>2C<br>30<br>34<br>38 | Subsystem ID  Expansion ROM Base Reserved Reserved | Min_Grant (FFh)                     |                     | Cap_Ptr         |

#### The NIC

- Broken up into Command Unit (CU) and Receive Unit (RU)
- Commands are executed using the System Control Block (SCB)
  - Load CU base 0x00
  - Load RU base 0x00
  - CU start
  - o RU start
- CSR is accessed through the I/O address space
  - Offset is obtained from PCI BAR
- PORT commands control resets
- eth.c / eth.h

#### Control / Status Register

| Upper W                          | /ord                             | Lowe                           | r Word          | Offset |  |
|----------------------------------|----------------------------------|--------------------------------|-----------------|--------|--|
| 31                               | 16                               | 15                             | 0               |        |  |
| SCB Command Word SCB Status Word |                                  |                                |                 | 0h     |  |
|                                  | SCB General Pointer              |                                |                 | 4h     |  |
|                                  | PORT                             |                                |                 |        |  |
| EEPROM Contr                     | EEPROM Control Register Reserved |                                |                 | Ch     |  |
|                                  | MDI Contro                       | l Register                     |                 | 10h    |  |
|                                  | RX DMA B                         | yte Count                      | 10              | 14h    |  |
| PMDR                             | Flow Contro                      | Flow Control Register Reserved |                 | 18h    |  |
| Reserv                           | ed                               | General Status                 | General Control | 1Ch    |  |
| Reserved                         |                                  |                                |                 |        |  |
| Function Event Register          |                                  |                                |                 | 30h    |  |
| Function Event Mask Register     |                                  |                                |                 | 34h    |  |
| Function Present State Register  |                                  |                                |                 |        |  |
|                                  | Force Even                       | t Register                     |                 | 3Ch    |  |

#### DMA - Command Block List

- A linked list of commands to execute on the CU
  - Load internal (MAC) address makes sure packets addressed to us are not discarded
  - Transmit send a frame
- Only ever have one command on the CBL
  - Kept our own queue of commands to be executed
  - When a command completes, change the CBL pointer and restart the CU
- Allocate command space from static memory
  - Frame data is right after the transmit command in "simple mode", variable sized buffers
  - 2 byte align everything
- Limitations
  - Not the fastest
  - Support 50 commands concurrently, up to 8192 bytes of command data

#### DMA - Receive Frame Area

- RFA is made up of Receive Frame Descriptors
  - We only ever have one RFD in the RFA, makes the ISR simpler
  - 2 byte aligned
- In simple mode, receive data placed directly after RFD header
  - Flexible mode could support copying frame directly to user's memory space
- Restart the RU every "frame ready" interrupt



#### Interrupts

- Device (should) interrupt when:
  - CU command completed (load address, transmit)
  - Received a frame
- Interrupt type determined by SCB status word
- Utilizes callback functions to get data from the driver
  - Commands are executed with an id
  - Pass a function pointer to ethernet driver to be called when commands are complete
  - Separate function pointer for received frame data to be passed for the OS to deal with
- Can also get "receive no resources" interrupt
  - Limitation of how the RFA is setup

#### Additional Implementation

- Added ability to respond to ARP requests
  - o "50% ARP"
- Handled by the receive callback function
- arp.h / arp.c

2 19.291386 3 19.295766 4 19.296140 52:55:0a:00:02:02 0f:0f:0f:0f:0f:0f 10.0.2.2 Broadcast 52:55:0a:00:02:02 10.0.2.15 ARP ARP UDP 42 Who has 10.0.2.15? Tell 10.0.2.2 46 10.0.2.15 is at 0f:0f:0f:0f:0f:0f 49 51740 - 8081 Len=7

# Difficulties

- Time and Energy
  - Hard to test
  - Some functionality of the hardware seemed to be assumed in the manual
- Never implemented TCP or ICMP
  - Always a stretch goal, UDP is much easier
- Sarah was remote
  - could not go to DSL labs had to work on qemu
- Lots of protocols to read
  - o PCI, Ethernet, IPv4, UDP
- Memory management
  - Headers and data would overwrite each other
  - Aligning data structures on allocation caused many bugs

#### Closing Notes

- Happy with what we accomplished
  - Design feels clean and easy to add onto if we wished
- "Front loading" work to the beginning of the semester paid off
  - Gave us a good foundation to build off of
- Valuable experience
  - o Wish we could have all been there in person, but what can you do 🤷

# Questions?