# Simulink Design Verifier Report

EB\_12B
YUZEHONG

# Simulink Design Verifier Report: EB\_12B YUZEHONG

Publication date 28-Aug-2021 14:20:26

## **Table of Contents**

| 1. | Summary                      | 1 |
|----|------------------------------|---|
| 2. | Analysis Information         | 2 |
|    | Model Information            |   |
|    | Analysis Options             | 2 |
| 3. | Test Objectives Status       | 3 |
|    | Objectives Satisfied         | 3 |
|    | Objectives Unsatisfiable     |   |
| 4. | Model Items                  | 4 |
|    | EB/ridge/Relational Operator | 4 |
|    | EB/ridge/Switch1             | 4 |
|    | EB/ridge/Switch              |   |
| 5. | Test Cases                   |   |
|    | Test Case 1                  | 5 |
|    | Test Case 2                  | 5 |

# **Chapter 1. Summary**

#### **Analysis Information.**

| Model: | EB 12E |
|--------|--------|
|        |        |

Mode: Test generation

Model Representation: Built on 28-Aug-2021 14:18:56

Test generation target: Model

Status: Completed normally

PreProcessing Time: 9s Analysis Time: 79s

#### **Objectives Status.**

| Number of Objectives:     | 6 |
|---------------------------|---|
| Objectives Satisfied:     | 5 |
| Objectives Unsatisfiable: | 1 |

# **Chapter 2. Analysis Information**

### **Table of Contents**

| Model Information | 2   |
|-------------------|-----|
| Analysis Options  | . 2 |

### **Model Information**

File: EB\_12B Version: 1.83

Time Stamp: Fri Mar 22 01:03:25 2019

Author: elliocm

### **Analysis Options**

Mode: TestGeneration
Rebuild Model Representation: IfChangeIsDetected

Test generation target: Model
Test Suite Optimization: Auto

Maximum Testcase Steps: 10000time steps
Test Conditions: UseLocalSettings
Test Objectives: UseLocalSettings
Model Coverage Objectives: ConditionDecision

Include Relational Boundary Objectiv- off

es:

Maximum Analysis Time: 300s
Block Replacement: off
Parameters Analysis: off
Include expected output values: off
Randomize data that do not affect the

outcome:

Additional analysis to reduce instanc- on

es of rational approximation:

Save Data: on Save Harness: off Save Report: off

# **Chapter 3. Test Objectives Status**

### **Table of Contents**

| Objectives Satisfied     | 3 |
|--------------------------|---|
| Objectives Unsatisfiable | 3 |

## **Objectives Satisfied**

Simulink Design Verifier found test cases that exercise these test objectives.

| # | Туре           | Model Item                   | Description                                                      | Analysis Time (sec) | Test Ca-<br>se |
|---|----------------|------------------------------|------------------------------------------------------------------|---------------------|----------------|
| 1 | Conditi-<br>on | EB/ridge/Relational Operator | RelationalOperator: input1 <= input2 <b>true</b>                 | 78                  | 2 [5]          |
| 2 | Conditi-<br>on | EB/ridge/Relational Operator | RelationalOperator: input1 <= input2 <b>false</b>                | 5                   | 1 [5]          |
| 4 | Decisi-<br>on  | EB/ridge/Switch1             | trigger >= threshold true<br>(output is from 1st input<br>port)  | 5                   | 1 [5]          |
| 5 | Decisi-<br>on  | EB/ridge/Switch              | logical trigger input false (output is from 3rd input port)      | 5                   | 1 [5]          |
| 6 | Decisi-<br>on  | EB/ridge/Switch              | logical trigger input true<br>(output is from 1st input<br>port) | 78                  | 2 [5]          |

## **Objectives Unsatisfiable**

Simulink Design Verifier found that there does not exist any test case exercising these test objectives. This often indicates the presence of dead logic in the model. Other possible reasons can be inactive blocks in the model due to parameter configuration or test constraints such as given using Test Condition blocks.

| # | Type          | Model Item       |                                                            | Analys-<br>is Time<br>(sec) | Test Ca-<br>se |
|---|---------------|------------------|------------------------------------------------------------|-----------------------------|----------------|
| 3 | Decisi-<br>on | EB/ridge/Switch1 | trigger >= threshold false (output is from 3rd input port) | 42                          | n/a            |

# **Chapter 4. Model Items**

### **Table of Contents**

| EB/ridge/Relational Operator | 4 |
|------------------------------|---|
| EB/ridge/Switch1             | 4 |
| EB/ridge/Switch              | 4 |

This section presents, for each object in the model defining coverage objectives, the list of objectives and their individual status at the end of the analysis. It should match the coverage report obtained from running the generated test suite on the model, either from the harness model or by using the sldvruntest command.

## **EB/ridge/Relational Operator**

| #: | Туре | Description                                     | Status         | Test<br>Case |
|----|------|-------------------------------------------------|----------------|--------------|
| 1  |      | RelationalOperator: in-<br>put1 <= input2 true  | Satisfi-<br>ed | 2 [5]        |
| 2  |      | RelationalOperator: in-<br>put1 <= input2 false | Satisfi-<br>ed | 1 [5]        |

### EB/ridge/Switch1

| #: | Туре     | <b>Description</b> S                                               | Status         | Test<br>Case |
|----|----------|--------------------------------------------------------------------|----------------|--------------|
| 3  | Decision | trigger >= threshold fa-<br>lse (output is from 3rd<br>input port) |                | n/a          |
| 4  | Decision | trigger >= threshold tr-<br>ue (output is from 1st<br>input port)  | Satisfi-<br>ed | 1 [5]        |

### EB/ridge/Switch

| #: | Туре     | <b>Description</b> Statu                                            | s Test<br>Case |
|----|----------|---------------------------------------------------------------------|----------------|
| 5  | Decision | logical trigger input fa-<br>lse (output is from 3rd<br>input port) | i- 1 [5]       |
| 6  | Decision | logical trigger input tr-<br>ue (output is from 1st<br>input port)  | ï- 2 [5]       |

# **Chapter 5. Test Cases**

### **Table of Contents**

| Test Case 1 | 5 |
|-------------|---|
| Test Case 2 | 5 |

This section contains detailed information about each generated test case.

### **Test Case 1**

#### Summary.

Length: 0 second (1 sample period)

Objectives Satisfied: 3

#### Objectives.

| St- | Ti- | Model Item                                                          | Objectives                                                                                                                                                       |
|-----|-----|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ep  | me  |                                                                     |                                                                                                                                                                  |
| 1   | 0   | EB/ridge/Relational Operator<br>EB/ridge/Switch<br>EB/ridge/Switch1 | RelationalOperator: input1 <= input2 false logical trigger input false (output is from 3rd input port) trigger >= threshold true (output is from 1st input port) |

#### Generated Input Data.

| Time | 0                                                                                                                |
|------|------------------------------------------------------------------------------------------------------------------|
| Step | 1                                                                                                                |
| В    | [ 5.9566 1.9184 -5.4067 9.8142 -3.321 5.9365 -6.4012 2.414 -3.4756 2.6094 1.6229 -4.7853 1.162 -6.7752 -5.4024 ] |

### **Test Case 2**

#### Summary.

Length: 0 second (1 sample period)

Objectives Satisfied: 2

#### Objectives.

| St-<br>ep | Ti-<br>me |                                                 | Objectives                                |
|-----------|-----------|-------------------------------------------------|-------------------------------------------|
| 1         |           | EB/ridge/Relational Operator<br>EB/ridge/Switch | RelationalOperator: input1 <= input2 true |

| St-<br>ep | Ti-<br>me | Objectives                                                 |
|-----------|-----------|------------------------------------------------------------|
|           |           | logical trigger input true (output is from 1st input port) |

### **Generated Input Data.**

| Time | 0                 |
|------|-------------------|
| Step | 1                 |
| В    | [000000000000000] |