# Design of Digital Systems Laboratory Assignment Lab 1

By submitting this report, you attest that you neither have given nor have received any assistance (including writing, collecting data, plotting figures, tables, or graphs, or using previous student assignments as a reference), and you further acknowledge that giving or receiving such assistance will result in a failing grade for this course.

Your Signature: Brian Ryner

### **Synopsis**

Lab1 maps input switches to output LEDs using 4 different design techniques. This gives a demonstrable view of how the same design can be implemented using different methods whether it be behavioral, dataflow, or LUT primitives. Using a top level comparator, the input switches are tied to the input of each different design technique and if they all match, should result in a positive LED output.

Initially, we are tasked with finding the correct values for the init table corresponding to the LUT implementation. Renaming the inputs and designing for a 2 bit, 2 input lux, where z\_out is X = Y, gives the following result.

Table 1: INIT Table

|   |   |   |     |      |          | ,     |
|---|---|---|-----|------|----------|-------|
| W | X | Y | ZĮ. | Out_ | INIT     |       |
| 0 | 0 | 0 | 0   | 8)   | 0000 = 0 | x8421 |
| 0 | 0 | 0 | 1   | 0    |          |       |
| 0 | 0 | 1 | 0   | 0    |          |       |
| 0 | 0 | 1 | 1   | 0    |          |       |
| 0 | 1 | 0 | 0   | 0    | 0000 = 0 |       |
| 0 | 1 | 0 | 1   | 21   |          |       |
| 0 | 1 | 1 | 0   | 0    |          |       |
| 0 | 1 | 1 | 1   | 0    |          |       |
| 1 | 0 | 0 | 0   | 0    | 0000 = 0 |       |
| 1 | 0 | 0 | 1   | 0    |          |       |
| 1 | 0 | 1 | 0   | Ø    |          |       |
| 1 | 0 | 1 | 1   | 0    |          |       |
| 1 | 1 | 0 | 0   | 0    | 1000 = 8 |       |
| 1 | 1 | 0 | 1   | 0    |          |       |
| 1 | 1 | 1 | 0   | 0    |          |       |
| 1 | 1 | 1 | 1   | 1    |          |       |

#### WAVEFORM



Demonstrated in the waveform diagram above, we see the clock cycle being every 10~nS. Our Sim is such that the input values for each of the 4 bits change at a different rate with the lowest bit value changing every 100~nS and the highest bit value changing every 800mS. This gives a total cycle time of 1600nS.

On the Z bus, we see that z is high when both x0 and y0 are the same  $AND\ x1$  and y1 are the same. This gives us the correct output for a 2 input, 2 bit comparator.

#### **IMPLEMENTATION**



# VIDEO DEMONSTRATION

Lab1

## **FILENAMES**

 $\begin{aligned} &\text{design.vhd} = \text{design} \\ &\text{sim.vhd} = \text{simulation} \\ &\text{blackboard\_revD.xdc} = \textbf{blackboard} \text{ constraint file} \\ &\text{Nexys-4-DDR-Master.xdc} = \textbf{Nexys} \text{ constraint file} \\ &\text{lab1\_report.docx} \end{aligned}$ 

(RUNNING AS A REMOTE STUDENT ON A DIFFERENT XILINX BOARD SO A DIFFERENT CONSTRAINT FILE IS NECESSARY FOR MY IMPLEMENTATIONS. I WILL BE PROVIDING THAT AS WELL AS THE COMPATIBLE NEXYS CONSTRAINT FILE IF VERIFICATION IS NECESSARY ON YOUR END.)

#### FINDINGS AND OBSERVATIONS

A couple typos in my code had thrown off my implemented design for a few days. Finally after reviewing the Simulated results, I was able to make sense of it and see which bit on the Z bus was not generating the correct response. This made it easier to review the HDL code and make the necessary alterations. Below are snippets from said runs. The first screenshot shows Z0 going high 4 times over the 1600nS cycle, however the 2 middle bits are incorrect. This lead me to reviewing the LUT code and switching the two inputs on that LUT to correct it.

