### Design and Implementation of an 8-bit Universal Shift Register using Verilog

| Research                       | · August 2024                          |             |  |       |  |  |  |
|--------------------------------|----------------------------------------|-------------|--|-------|--|--|--|
| DOI: 10.13140                  | )/RG.2.2.12821.13288                   |             |  |       |  |  |  |
|                                |                                        |             |  |       |  |  |  |
| CITATIONS                      |                                        |             |  | READS |  |  |  |
| 0                              |                                        |             |  | 305   |  |  |  |
| 4 authors, including: Pratyush |                                        |             |  |       |  |  |  |
|                                | Dayananda Sagar College of Engineering |             |  |       |  |  |  |
|                                | 3 PUBLICATIONS                         | 0 CITATIONS |  |       |  |  |  |
|                                | SEE PROFILE                            |             |  |       |  |  |  |

**e-ISSN:** 2581-8449, Vol. 10, Issue 2 (May – August, 2024) pp: (27-30)

# Design and Implementation of an 8-bit Universal Shift Register using Verilog

Puram Vamshi<sup>1</sup>, Mahesh Kumar N<sup>2\*</sup>, Pratyush<sup>1</sup>, R Harinandan<sup>1</sup>

<sup>1</sup>Undergraduate Student, <sup>2</sup>Associate Professor, Department of Electronics and Communication Engineering, Dayananda Sagar College of Engineering, Bengaluru, Karnataka, India

\*Corresponding Author: mahesh-ece@dayanandasagar.edu

Received Date: August 07, 2024; Published Date: August 17, 2024

#### Abstract

Universal shift registers are essential components in modern digital systems, offering a wide range of functionalities, including Serial-In Serial-Out (SISO), Parallel-In Parallel-Out (PIPO), Serial-In Parallel-Out (SIPO), and Parallel-In Serial-Out (PISO). This paper presents the design and Implementation of an 8-bit universal shift register using Verilog, which demonstrates the register's ability to shift data left or right and load data in parallel, governed by specific control signals. The design utilizes a series of flip-flops coupled with control logic to manage various operations, making it highly applicable in digital signal processing, data storage, and communication systems. By conducting simulations and analyses, the paper showcases the register's effectiveness and versatility in handling different data operations, emphasizing its advantages in flexibility and functionality. However, the design also explores the potential trade-offs involved, particularly concerning increased complexity and resource usage, which are essential considerations in the design of efficient digital systems.

**Keywords-** Flip-flop, Hardware Description Language (HDL), Shift register, Universal shift register, Verilog

#### INTRODUCTION

Shift fundamental registers are components in digital electronics for temporary data storage and transfer. They are essential in various applications such communication, signal processing and memory management. Traditional shift registers are limited to one type of operation, serial or parallel, and can only shift data in one direction. This limitation requires designing more components capable of handling multiple computing tasks.

A global shift register can overcome these limitations by combining the functions of several types of shift registers in a single unit. It can perform Serial Input Serial Output (SISO), Parallel Input Parallel Output (PIPO), Serial Input Parallel Output (SIPO) and Parallel Input Serial Output (PISO) operations, which are very flexible and useful tools in digital systems. Using control signals, a global shift register can shift data left or right to load parallel data, depending on specific application needs.

This paper presents the design and

Implementation of an 8-bit global shift register using Verilog. This design uses a series of series-connected flip-flops and complementary control logic to handle various functions. A Verilog implementation is tested through simulation to verify its performance and performance in different scenarios.

This work aims to present the design process and operational capabilities of global motion registers and demonstrate their applications and advantages in modern digital systems. Additionally, this article discusses the trade-offs associated with complexity and resource usage compared to simpler motion registers. Simulation results confirm the design's effectiveness and efficiency, making it an essential part of various digital applications.

#### LITERATURE REVIEW

Shift registers have been a staple in digital electronics for decades. Early designs were simple and unified, limited to moving left or right. As digital technology advanced, more advanced shift registers appeared to handle

parallel operations and serial data handling. The global change register is a vital development point that combines many functions in one tool. Previous work has shown various implementations and optimizations for energy efficiency, speed and space efficiency.

For example, the article [1] provides a comprehensive overview of shift registers' basic principles and development and shows their importance in modern digital systems.

The work in [2] describes practical examples of implementing complex shift registers using Verilog. In addition, [3] highlights practical applications and design considerations for change registration in digital systems.

The tutorial in [4] provides an in-depth approach to using Verilog to design and synthesize shift registers, demonstrating their flexibility and power in digital circuits. This project builds on this foundation and aims to provide a robust and versatile motion register suitable for modern digital applications.

Furthermore, the research in [5] explores optimization techniques for minimizing power consumption and improving speed in shift registers, providing a foundation for designing efficient digital systems. This project builds on these foundations to provide a robust, versatile shift register suitable for modern digital applications.

#### PROBLEM STATEMENT

Designing a shift register that can effectively process several data operations while being simple and consuming the fewest resources possible is difficult. A universal shift register that can handle SISO, PIPO, SIPO, and PISO operations must be developed because traditional shift registers are restricted to only certain operations. This study addresses the necessity for such a flexible component in digital systems.

#### **OBJECTIVES**

- To design an 8-bit universal shift register using Verilog.
- Implement and test the shift register for various operations, including SISO, PIPO, SIPO, and PISO.
- To evaluate the performance and functionality of the shift register in different

- scenarios.
- To demonstrate the practical applications of the universal shift register in digital systems.

## METHODOLOGY AND IMPLEMENTATION

The design process involves creating a Verilog module for an 8-bit universal shift register with specific control signals for various operations. The steps should be implemented as shown in Fig. 1. The module includes:

- Eight flip-flops to store the data bits.
- Control logic to determine the operational mode based on input signals.



Figure 1: Flowchart.

The Verilog code for the universal shift register is provided below:

```
module universal_shift_8bit(a, s, p);
```

input [7:0] a;

input [1:0] s;

output [7:0] p;

assign 
$$p = (s == 2b00) ? \{a[6:0], 1b0\} : // Shift left$$

(s == 2'b01) ? a : // Hold

 $(s == 2 b10) \ ? \ \{1 b0, \ a[7:1]\} \ : \ /\!/ \ Shift \\ right$ 

a; // Parallel load endmodule

#### **Working of the Code**

```
(s == 2'b01) ? a :
(s == 2'b10) ? {1'b0, a[7:1]} :
a;```
```

This line uses a dataflow approach to assign the output "p" based on the input "a" and selection signal "s". The conditional operator selects the appropriate shift operation based on the value of "s".

When "s" is 2'b00 (shift left), the 7 least significant bits of "a" are concatenated with a zero in the most crucial bit position to perform the left shift operation. The result is assigned to "p".

When "s" is 2'b01 (hold), the input "a" is assigned directly to the output "p" to maintain the current value.

When "s" is 2'b10 (shift right), a zero in the least significant bit position is concatenated with the 7 most important bits of "a" to perform the proper shift operation. The result is assigned to "p".

When "s" is 2'b11 (parallel shift), the input "a" is assigned directly to the output "p" to perform the

parallel shift operation.

Overall, this Verilog code provides a flexible and efficient implementation of an 8-bit universal shift register that can perform four different types of shift operations based on the value of "s".

#### RESULTS AND DISCUSSION

The simulation results in Fig. 2 confirm that the global displacement performs well in all conditions. In left-shift mode, one bit of data is shifted to the left without filling the least significant bit. In shift-right mode, data is moved to the right by one bit without affecting the most critical bit. Hold mode keeps the current data, and parallel load mode updates the register with new data. The power of the global motion register can be seen from its performance in various applications. However, simpler motion registers have higher complexity and resource usage and are used as alternatives to increase performance.



Figure 2: Output waveforms.

#### **ADVANTAGES**

- Versatile data handling with multiple operational modes.
- Efficient in digital signal processing and communication systems.
- Flexible integration into various digital systems.

#### **APPLICATIONS**

- Data storage systems.
- Digital communication systems.
- Data manipulation in signal processing.
- Serial-to-parallel and parallel-to-serial data conversions.

#### **CONCLUSION**

The design and Implementation of an 8bit universal shift register using Verilog are presented. This register performs multiple data operations, making it a crucial component in digital systems. Despite being more complex than simpler shift registers, the universal shift register's versatility and performance make it highly suitable for a wide range of applications, including digital signal processing, data storage, and communication systems. The flexibility to shift data in multiple directions and load data in parallel enhances its practicality. Future work may focus on optimizing the design for energy efficiency and minimizing space requirements, further improving its applicability in modern digital systems.

#### REFERENCES

- 1. Ciletti, M. D., & Mano, M. M. (2007). *Digital design*. Hoboken: Prentice-Hall.
- 2. Brown, S. D., & Vranesic, Z. G. (2003). Fundamentals of digital logic with Verilog

- design (Vol. 1). New York: McGraw-Hill. https://www.ece.utoronto.ca/wp-content/uploads/2016/10/ECE241H1-2016F-P-Chow.pdf
- 3. Wakerly, J. F. (2008). Digital design: Principles and practices, 4/E. Pearson Education India.

  https://books.google.co.in/books?hl=en&lr=&id=ulWcq\_yv0WkC&oi=fnd&pg=PR15&dq=Wakerly,+John+F.+%22Digital+Design:+Principles+and+Practices.%22+4th+Edition&ots=fLlLAQEDcq&sig=v8YfMbbp40wuwpYx3BZOHe6QSJQ&redir\_esc=y#v=onepage&q=Wakerly%2C%20John%20F.%20%22Digital%20Design%3A%20Principles%20and%20Practices.%22%204th%20Edition&f=false
- 4. Palnitkar, S. (2003). Verilog HDL: A guide to digital design and synthesis (Vol. 1). Prentice Hall Professional. https://books.google.co.in/books?hl=en&lr=&id=fCSIpgsqkhkC&oi=fnd&pg=PR5&dq=Verilog+HDL:+A+Guide+to+Digital+Design+and+Synthesis&ots=KapCC3Lqh8&sig=4UnInrBOUai6flYDQTWbGozCiTM&redir\_esc=y#v=onepage&q=Verilog%20HDL%3A%20A%20Guide%20to%20Digital%20Design%20and%20Synthesis&f=false
- 5. Ünsalan, C., & Tar, B. (2017). Digital system design with FPGA: Implementation using Verilog and VHDL. (*No Title*). https://cir.nii.ac.jp/crid/1130285376382978 560

#### **CITE THIS ARTICLE**

Puram Vamshi et al. (2024). Design and Implementation of an 8-bit Universal Shift Register using Verilog, *Journal of VLSI Design and Signal Processing*, 10(2), 27-30.