## Milestone 2 —

# **Design of a Single-Cycle Processor**

Lecturer: PhD. Linh Tran TA: Hai Cao Department of Electronics HCMC University of Technology, VNU-HCM

#### **Abstract**

This document presents the second milestone in course EE3043. In case you meet an error or have any improvement in this document, please email the TA: cxhai.sdh221@hcmut.edu.vn with the subject

"[COMPARCH203: FEEDBACK]"

## 1 Objectives

- Review understanding of SystemVerilog
- Review understanding of RV32I instructions
- Design a single-cycle RV32I processor

## 2 ALU and Branch Comparison

### 2.1 Preliminary

The ALU in CPUs performs some sort of operation, depending on the ISA. Branch Comparison, on the other hand, only compares two data. In this course, students will use an RV32I ISA. However, first, there are some concepts to be reviewed.

#### **Questions**

You should complete those exercises by hand. Binary Representation

- Convert this binary number to its hexadecimal representation: 16'b0010001110110011
- Convert this hexadecimal number to its binary representation:
   16'hEECA
- Two's complement hexadecimal number of this decimal number: 16'd3043
- Two's complement hexadecimal number of this NEGATIVE decimal number:

```
-16'd2022
```

#### Sign Extension

- Extend to a 16-bit two's complement hexadecimal number: 8'h15
- Extend to a 16-bit two's complement hexadecimal number: 8'hE9

#### Addition and Subtraction

- Determine: 16'h5A78 + 16'h11FE
- Determine: 16'hEFB7 + 16'h6AA9
- Determine: 16'h7713 16'h3BC1
- Explain the concept of overflow and underflow.

#### Logic Operation

- Determine: 16'h5A78 and 16'h11FE
- Determine: 16'hEFB7 or 16'h6AA9
- Determine: 16'h7713 xor 16'h3BC1

#### **Shift Operation**

- Determine: 16'h5A78 < < 5
- Determine: 16'hEFB7 > > 5
- Determine: 16'hF713 > > 5

#### Comparison

- Given two 16-bit numbers, what operators could be used to know they're identical?
- Given two 16-bit numbers, how to determine which one is less than the other?

### 2.2 Requirements

#### 2.2.1 ALU

Design an ALU to perform operations in an RV32I processor. The table below shows its operations an RV32I ALU needs to be implemented.

| alu_op | Description (R-type)  | Description (I-type)  |
|--------|-----------------------|-----------------------|
| ADD    | rd = rs1 + rs2        | rd = rs1 + imm        |
| SUB    | rd = rs1 - rs2        | n/a                   |
| SLT    | rd = (rs1 < rs2)?1:0  | rd = (rs1 < imm)?1:0  |
| SLTU   | rd = (rs1 < rs2)?1:0  | rd = (rs1 < imm)?1:0  |
| XOR    | $rd = rs1 \oplus rs2$ | $rd = rs1 \oplus imm$ |
| OR     | $rd = rs1 \lor rs2$   | $rd = rs1 \lor imm$   |
| AND    | $rd = rs1 \wedge rs2$ | $rd = rs1 \wedge imm$ |
| SLL    | rd = rs1 << rs2[4:0]  | rd = rs1 << imm[4:0]  |
| SRL    | rd = rs1 >> rs2[4:0]  | rd = rs1 >> imm[4:0]  |
| SRA    | rd = rs1 >>> rs2[4:0] | rd = rs1 >>> imm[4:0] |

- 1. Do NOT use -, >, < (SystemVerilog operations for subtraction and comparison)
- 2. The module name is alu
- 3. Inputs:

operand\_a the first operand — rs1.

operand\_b the second operand — rs2.

alu\_op an operation that the ALU has to perform.

4. Outputs

alu\_data the result of the operation.

#### 2.2.2 Branch Comparison

Design a Branch Comparison, which gathers two register values and compares.

- 1. Do NOT use -, >, < (SystemVerilog operations for subtraction and comparison)
- 2. The module name is brcomp
- 3. Inputs:

rs1\_data the first operand —  $rs1 \rightarrow A$ .

```
rs2_data the first operand — rs2 \rightarrow B.

br_unsigned 1 if the two operands are unsigned.

4. Outputs

br_less 1 if A < B.

br_equal 1 if A = B.
```

### 3 Load-Store Unit

## 3.1 Regfile

In this lab, memory is understood as a storage to store instructions and store/load data. As "packed array" gives designers a vector/scalar of bits, they could use packed arrays to model a memory, yet "unpacked array" will also help designers in the simulation phase. Unlike memory usually with one read port and one write port, the register file, or RegFile, in RISC-V has a fixed number of registers, 32-bit data, and two read ports and one write port. Another difference is that it has one constant register with the value of 0.

#### **Questions**

- What are the differences between a packed array and an unpacked array?
- How many address bits are required for a 8KB memory?
- What do those keywords mean?
   \$writememh, \$writememb, \$readmemb.

#### 3.1.1 Requirements

Design a register file according to the RISC-V specification: 32 32-bit registers, the register 0 has the value of 0. Notice: the clock has to be named <code>clk\_i</code>, and the low active reset has to be named <code>rst\_ni</code>. This convention has already been mentioned in Milestone 1.

```
1. The module name is regfile.sv.
```

2. Inputs:

```
clk_i positive clock.
```

rst\_ni low negative reset.

rs1\_addr the address for rs1.

rs2\_addr the address for rs2.

Milestone 2 4

```
rd_addr the address for rd.
```

 $rd_{data}$  the write data for rd.

rd\_wren 1 if write to rd.

3. Outputs

rs1\_data the write data for rs1.

rs2\_data the write data for rs2.

- 4. The Register File writes data into a file called regfile.data.
- 5. In the memory and register file, the write data are available to read in the next cycle, but the read data don't need the clock.

### 3.2 I/O System and Memory Mapping

In reality, a processor communicates with peripherals in order to export data or read data. This could be completed by designing an I/O System. Some standard peripherals are LEDs, LCD, or switches, etc. Such peripherals, in fact, are seen as "memory." For example, when a 32-bit register is assigned to 32 LEDs, writing data to that register means driving the state of the LED array.

Memory mapping is a technique to lay out the structure of memory. Different regions in memory may serve different purposes. The figure below is the memory map of MSP430.

| 00FFFFh | Interrupt Vector      |  |
|---------|-----------------------|--|
| 00FF80h |                       |  |
| 0243FFh | Code Memory           |  |
| 004004  |                       |  |
| 0043FFh | RAM                   |  |
| 002400h |                       |  |
| 0023FFh | USB Ram               |  |
| 00IC00h | USB Raili             |  |
| 0091FFh | Information<br>Memory |  |
| 001800H |                       |  |
| 0017FFh | Boot Ladder<br>Memory |  |
| 001000h |                       |  |
| 000FFFh | Peripherals           |  |
| 0h      |                       |  |
|         |                       |  |

Figure 1: Memory-mapping of MSP430

Milestone 2 5

## 3.3 Requirements

Design a Load-Store Unit with a memory map and diagram in Figure 2.



Figure 2: Memory-mapping and LSU diagram

Notice: the clock has to be named clk\_i, and the low active reset has to be named rst\_ni. This convention has already been mentioned in Milestone 1.

You will be given two memory models, which you will obtain in Section 4.

- 1. The module name is lsu.
- 2. Inputs:
- clk\_i positive clock.
- rst\_ni low negative reset.
  - addr the address for both read and write.
- st\_data the store data.
  - st\_en 1 if write, 0 if read.
  - io\_sw 32-bit from switches.
  - 3. Outputs
- ld\_data the load data.
  - io\_lcd 32-bit data to drive LCD.
- io\_ledg 32-bit data to drive green LEDs.
- io ledr 32-bit data to drive red LEDs.
- io\_hex0...7 8 32-bit data to drive 7-segment LEDs.
  - 4. There are some instructions that do NOT write or read 32-bit but less: LB, LH, LBU, LHU, SB, SH. You may add signals to achieve desired operations. You must show your work in the report.

## 4 Single-Cycle Processor

To complete the processor, you must design Control Unit, Immediate Generator, and then integrate the memory modules into your project. The standard processor in this course is described in Figure 3.



Figure 3: Standard Single-Cycle Processor

#### 4.1 Control Unit and Immediate Generator

Control Unit requires and produces the most number of signals in the processor. Hence, you have two approaches:

- Using case and/or if.
- Using instr as the index to generate the data from ROM table.
- 1. The module name is ctrl\_unit.
- 2. Inputs:

```
instr the 32-bit instruction.
```

```
br_less data from Branch Comparison, 1 if A < B.
```

**br\_equal** data from Branch Comparison, 1 if A = B.

3. Outputs

```
br_sel select PC source: 0 if PC + 4, 1 if computed in ALU.
```

br\_unsigned 1 if the two operands are unsigned.

rd\_wren 1 if the instruction writes data into Regfile.

mem\_wren 1 if the instruction writes data into LSU.

op\_a\_sel select operand A source: 0 if rs1, 1 if PC.

op\_b\_sel select operand B source: 0 if rs2, 1 if imm.

wb\_sel select data to write into Reggile: 0 if alu\_data, 1 if Id\_data, and 2 or 3 if pc\_four.

4. You may add signals for LB, LH, LBU, LHU, SB, SH.

Immediate Generator, however, is left for you to design.

#### 4.2 Modified Processor

Besides the standard processor, a modified processor is presented in Figure 4. You may design yours using this model, but you still need to understand the standard one thoroughly first.



Figure 4: Modified Single-Cycle Processor

### 4.3 Requirements

No matter what diagram you use to design your processor, your final design must satisfy the naming below to ensure the testbench running properly.

- 1. The module name is singlecycle.
- 2. Inputs:
- clk\_i positive clock.
- rst\_ni low negative reset.
- io\_sw\_i 32-bit from switches.
  - 3. Outputs

```
pc_debug_o PC.
```

io\_lcd\_o 32-bit data to drive LCD.

io\_ledg\_o 32-bit data to drive green LEDs.

io\_ledr\_o 32-bit data to drive red LEDs.

io\_hex0..7\_o 8 32-bit data to drive 7-segment LEDs.

#### 4.4 Testbench

First, download the testbench from GitHub.

```
git clone https://github.com/joachimcao/ee3043-lab
```

In this directory, go to singlecycle,

- mem contains two memory models, you may read README.txt to grasp their specification.
- quartus contains DE2 pin assignment and a wrapper to implement your processor on DE2. Please read README.txt to know how to set up Quartus.
  - **src** contains all your source code, so make sure all your code files are put into it.
    - tb contains test files. You must create "filelist" to list all files you use. Run make to list all commands you can use. For example, I wanted to test my design, so I typed make sim, and fortunately, it passed the test. This has to be included in the report.

```
-----REPORT FILE-----
2
   -=- BASIC DIAGNOSIS -=-
3
   ::0:: Load Store Instr
   ::PASSED:: LW, SW
   ::PASSED:: LB, LBU, LH, LHU
   ::PASSED:: SB, SH
   ::1:: Reg-Reg & Reg-Imm Instr
   ::PASSED:: ADD, SUB, ADDI
   ::PASSED:: AND, OR, XOR
10
   ::PASSED:: ANDI, ORI, XORI
   ::PASSED:: SLL, SRL, SRA
12
   ::PASSED:: SLLI, SRLI, SRAI
13
   ::PASSED:: SLT, SLTU
14
   ::2:: Conditional Branch Instr
15
   ::PASSED:: BEQ, BNE
16
   ::PASSED:: BLT, BGE, BLTU, BGEU
   ::3:: Unconditional Jump Instr
   ::PASSED:: JAL, JALR
19
   ::PASSED:: AUIPC, LUI
20
21
   -=- TESTBENCHES -=-
     # .Status..
                    Name
                               .. Cycles .. Sim-Time
23
   ::0::PASSED:: Diagnosis
                                      157 ::
                                               0.000 s
                               ::
   ::1::PASSED:: Fibonacci
                               ::
                                     44577 ::
                                               0.079 s
25
   ::2::PASSED:: Factorial
                                     59639 ::
                                               0.108 s
                               ::
26
   ::3::PASSED:: GCD
                               ::
                                       654 ::
                                               0.001 s
27
   ::4::PASSED:: Tower of Hanoi ::
                                     48241 ::
                                               0.563 s
   ::5::PASSED:: Binary Search ::
                                     3572 ::
                                               0.005 s
29
30
    -----END OF FILE-----
```

#### 4.5 Conventions

In case you want to test for yourself, you could write your own assembly code, convert it into binary code using this website. Below are the conventions for you to drive output peripherals and read switches:



Figure 5: Conventions

To drive LCD properly, you may visit this link to read the specification of LCD HD44780.