# T.D. 6 Interface LCD

On désire réaliser une petite interface LCD permettant d'afficher un certain nombre de messages prédéfinis. Cette interface sera constituée des éléments suivants :

- un afficheur LCD alphanumérique à contrôleur intégré ;
- une EPROM M27128A;
- un compteur 74HCT4060;
- un verrou 74HCT373.

Les différents messages seront stockés dans l'EPROM. La sélection du message à afficher se fera à l'aide de 8 lignes d'entrée, de **IN**<sub>0</sub> à **IN**<sub>7</sub>, laissant un choix de 256 messages. Une entrée **VAL** servira à la validation du message à afficher.



 $VAL = 0 \rightarrow Les$  entrées  $IN_0$  à  $IN_7$  ne sont pas prises en compte. Pas de changement sur l'écran LCD.

 $VAL = 1 \rightarrow Le$  message affiché est celui sélectionné par les entrées  $IN_0$  à  $IN_7$ .

## Fonctionnement de l'afficheur LCD



| RS                                           | 0 = Caractère de commande.<br>1 = Caractère ASCII.                            |
|----------------------------------------------|-------------------------------------------------------------------------------|
| R/W                                          | 0 = Écriture d'un caractère.<br>1 = Lecture d'un caractère.                   |
| E                                            | Validation du bus de donnée. (La validation s'effectue sur front descendant.) |
| D <sub>7:0</sub>                             | Bus de donnée bidirectionnel.                                                 |
| $\mathbf{V_0}$                               | Tension de réglage du contraste ( $V_{SS} \le V_0 \le V_{CC}$ ).              |
| $egin{array}{c} V_{CC} \ V_{SS} \end{array}$ | Alimentation de l'afficheur.                                                  |

Tension de seuil des entrées à  $V_{\rm CC}/2$ .

T.D. 6

L'afficheur LCD possède un contrôleur intégré qui facilite la gestion de l'affichage. Ce contrôleur permet non seulement d'afficher des caractères, mais aussi d'exécuter des commandes. Les informations présentes sur son bus de donnée peuvent donc être de deux types : le code ASCII d'un caractère à afficher ou une commande à exécuter. Les commandes disponibles sont détaillées dans le tableau ci-dessous :

|    | Commandes de l'afficheur LCD             |
|----|------------------------------------------|
| 38 | Affichage sur 2 lignes en mode 8 bits.   |
| 0C | Le curseur est masqué.                   |
| 06 | Affichage du texte de gauche à droite.   |
| 80 | Place le curseur au début de la ligne 1. |
| C0 | Place le curseur au début de la ligne 2. |
| FF | Aucun effet.                             |

## Format des messages et contenu de l'EPROM

L'EPROM contient 256 messages numérotés de 0 à 255. Chaque message est composé de 64 octets que l'on peut décomposer en quatre blocs :

- Bloc 0 : 16 octets de commande.
- Bloc 1 : 16 octets au format ASCII qui seront affichés sur la ligne 1 de l'afficheur.
- Bloc 2: 16 octets de commande.
- Bloc 3 : 16 octets au format ASCII qui seront affichés sur la ligne 2 de l'afficheur.

Le tableau ci-dessous donne un aperçu du contenu de la mémoire :

| Message | Bloc | Adresse |    |    |    |    |    | Co  | nten | u de | la m | émo | ire |    |    |    |    |    |
|---------|------|---------|----|----|----|----|----|-----|------|------|------|-----|-----|----|----|----|----|----|
|         | 0    | 0000    | FF | FF | FF | FF | FF | FF  | FF   | FF   | FF   | FF  | FF  | FF | 38 | 0C | 06 | 80 |
|         | 1    | 0010    |    |    |    |    |    | Cod | les  | ASC: | II 1 | ign | e 1 |    |    |    |    |    |
| 0       | 2    | 0020    | FF | FF | FF | FF | FF | FF  | FF   | FF   | FF   | FF  | FF  | FF | FF | FF | FF | CO |
|         | 3    | 0030    |    |    |    |    |    | Cod | les  | ASC: | II 1 | ign | e 2 |    |    |    |    |    |
|         | 0    | 0040    | FF | FF | FF | FF | FF | FF  | FF   | FF   | FF   | FF  | FF  | FF | 38 | 0C | 06 | 80 |
| 1       | 1    | 0050    |    |    |    |    |    | Cod | les  | ASC: | II 1 | ign | e 1 |    |    |    |    |    |
| 1       | 2    | 0060    | FF | FF | FF | FF | FF | FF  | FF   | FF   | FF   | FF  | FF  | FF | FF | FF | FF | CO |
|         | 3    | 0070    |    |    |    |    |    | Cod | les  | ASC: | II 1 | ign | e 2 |    |    |    |    |    |
|         |      |         |    |    |    |    |    |     |      |      |      |     |     |    |    |    |    |    |
|         | 0    | 3FC0    | FF | FF | FF | FF | FF | FF  | FF   | FF   | FF   | FF  | FF  | FF | 38 | 0C | 06 | 80 |
| 255     | 1    | 3FD0    |    |    |    |    |    | Cod | les  | ASC: | II 1 | ign | e 1 |    |    |    |    |    |
| 255     | 2    | 3FE0    | FF | FF | FF | FF | FF | FF  | FF   | FF   | FF   | FF  | FF  | FF | FF | FF | FF | C0 |
|         | 3    | 3FF0    |    |    |    |    |    | Cod | les  | ASC: | II 1 | ign | e 2 |    |    |    |    |    |

T.D. 6

- 1. Décomposez le bus d'adresse de l'EPROM en trois champs de bits. Chacun des champs contiendra respectivement :
  - la position d'un octet à l'intérieur d'un bloc ;
  - le numéro d'un bloc à l'intérieur d'un message ;
  - le numéro d'un message.
- 2. La capture d'écran ci-dessous est obtenue lors de l'affichage du message 130 :

Erreur :
Division par 0.

Remplissez le tableau suivant qui donne le contenu de la mémoire pour le message 130 :

| Adresse | Contenu de la mémoire |  |  |  |  |  |  |  |  |  |  |  |
|---------|-----------------------|--|--|--|--|--|--|--|--|--|--|--|
|         |                       |  |  |  |  |  |  |  |  |  |  |  |
|         |                       |  |  |  |  |  |  |  |  |  |  |  |
|         |                       |  |  |  |  |  |  |  |  |  |  |  |
|         |                       |  |  |  |  |  |  |  |  |  |  |  |

- 3. À l'aide de la documentation technique de la mémoire, câblez son bus de commande.
- 4. Câblez le bus de donnée de la mémoire.
- 5. Câblez l'entrée **R/W** de l'afficheur LCD.
- 6. À l'aide de la <u>documentation technique du compteur</u>, donnez une brève description de son fonctionnement.
- 7. À chaque front descendant de la sortie 3 du compteur (broche 7), un caractère du message en cours d'affichage doit être transmis à l'afficheur. Câblez l'entrée E de l'afficheur LCD ainsi que les entrées A<sub>0</sub> à A<sub>5</sub> de la mémoire.
- 8. Câblez l'entrée **RS** de l'afficheur LCD.
- 9. Terminez le câblage de l'afficheur LCD de façon à pouvoir ajuster la tension  $V_0$ .
- 10. Afin de donner l'illusion que tous les caractères d'un message s'affichent simultanément, les 64 octets constituant un message doivent être envoyés à l'afficheur en moins de 40 ms. Donnez la fréquence minimale à appliquer au compteur.
- 11. Câblez les entrées du compteur afin d'obtenir une fréquence d'oscillation voisine de celle obtenue dans la question précédente.
- 12. Après qu'une adresse valide a été positionnée sur son bus d'adresse, la mémoire a besoin d'un certain temps avant de fournir une donnée valide sur son bus de donnée. Trouvez, à l'aide de sa documentation technique, le temps maximal dont la mémoire a besoin. Quel problème cela peut-il poser ?
- 13. Afin de résoudre ce problème, on propose de retarder le signal arrivant sur l'entrée **E** d'environ 10 μs. Donnez le nouveau schéma de câblage sachant que le temps de charge d'un condensateur à travers une résistance est :

$$T_{charge} = R.C.ln(\frac{V_{CC} - V_{départ}}{V_{CC} - V_{arrivée}})$$

14. Câblez le verrou afin de réaliser la validation du message à l'aide d'une entrée VAL puis précisez l'emplacement des entrées  $IN_0$  à  $IN_7$ .

T.D. 6











## NMOS 128K (16K x 8) UV EPROM

- FAST ACCESS TIME: 200ns
- EXTENDED TEMPERATURE RANGE
- SINGLE 5 V SUPPLY VOLTAGE
- LOW STANDBY CURRENT: 40mA max
- TTL COMPATIBLE DURING READ and PROGRAM
- FAST PROGRAMMING ALGORITHM
- ELECTRONIC SIGNATURE
- PROGRAMMING VOLTAGE: 12V



#### **DESCRIPTION**

The M27128A is a 131,072 bit UV erasable and electrically programmable memory EPROM. It is organized as 16,384 words by 8 bits.

The M27128A is housed in a 28 Pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

Table 1. Signal Names

| A0 - A13        | Address Inputs |
|-----------------|----------------|
| Q0 - Q7         | Data Outputs   |
| Ē               | Chip Enable    |
| G               | Output Enable  |
| P               | Program        |
| V <sub>PP</sub> | Program Supply |
| Vcc             | Supply Voltage |
| V <sub>SS</sub> | Ground         |

Figure 1. Logic Diagram



March 1995 1/10

**Table 2. Absolute Maximum Ratings** 

| Symbol           | Parameter                     |                    | Value                  | Unit |
|------------------|-------------------------------|--------------------|------------------------|------|
| T <sub>A</sub>   | Ambient Operating Temperature | grade 1<br>grade 6 | 0 to 70<br>-40 to 85   | °C   |
| $T_{BIAS}$       | Temperature Under Bias        | grade 1<br>grade 6 | –10 to 80<br>–50 to 95 | °C   |
| T <sub>STG</sub> | Storage Temperature           |                    | -65 to 125             | °C   |
| $V_{\text{IO}}$  | Input or Output Voltages      |                    | -0.6 to 6.25           | V    |
| $V_{CC}$         | Supply Voltage                |                    | -0.6 to 6.25           | V    |
| $V_{A9}$         | A9 Voltage                    |                    | -0.6 to 13.5           | V    |
| $V_{PP}$         | Program Supply                |                    | -0.6 to 14             | V    |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections



#### **DEVICE OPERATION**

The seven modes of operation of the M27128A are listed in the Operating Modes table. A single 5V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

#### **Read Mode**

The M27128A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable  $(\overline{E})$  is the power control and should be used for device selection. Output Enable  $(\overline{G})$  is the output control and should be used to gate data to the output pins, independent of device selection.

Assuming that the addresses are stable, address access time ( $t_{AVQV}$ ) is equal to the delay from  $\overline{E}$  to output ( $t_{ELQV}$ ). Data is available at the outputs after the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least  $t_{AVQV}$ - $t_{GLQV}$ .

#### Standby Mode

The M27128A has a standby mode which reduces the maximum active power current from 85mA to 40mA. The M27128A is placed in the standby mode by applying a TTL high signal to the  $\overline{E}$  input. When in the standby mode, the outputs are in a high impedance state, independent of the  $\overline{G}$  input.

#### **Two Line Output Control**

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:

- a. the lowest possible memory power dissipation,
- complete assurance that output bus contention will not occur.

2/10



#### **DEVICE OPERATION** (cont'd)

For the most efficient use of these two control lines,  $\overline{E}$  should be decoded and used as the primary device selecting function, while  $\overline{G}$  should be made a common connection to all devices in the array and connected to the  $\overline{READ}$  line from the system control bus.

This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

#### **System Considerations**

The power switching characteristics of fast EPROMs require careful decoupling of the devices. The supply current,  $I_{CC}$ , has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of  $\overline{E}$ . The magnitude of this transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a  $1\mu F$  ceramic capacitor be used on every device between  $V_{CC}$  and  $V_{SS}$ . This should be a high frequency capacitor

of low inherent inductance and should be placed as close to the device as possible. In addition, a  $4.7\mu\text{F}$  bulk electrolytic capacitor should be used between VCC and GND for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

#### **Programming**

When delivered (and after each erasure for UV EPPROM), all bits of the M27128A are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The M27128A is in the programming mode when V<sub>PP</sub> input is at 12.5V and  $\overline{E}$  and  $\overline{P}$  are at TTL low. The data to be programmed is applied 8 bits in parallel, to the data output pins. The levels required for the address and data inputs are TTL.

#### **Fast Programming Algorithm**

Fast Programming Algorithm rapidly programs M27128A EPROMs using an efficient and reliable method suited to the production programming environment. Programming reliability is also ensured as the incremental program margin of each byte is

Table 3. Operating Modes

| Mode                 | Ē               | G               | P                     | А9              | V <sub>PP</sub> | Q0 - Q7   |
|----------------------|-----------------|-----------------|-----------------------|-----------------|-----------------|-----------|
| Read                 | VIL             | VIL             | V <sub>IH</sub>       | X               | Vcc             | Data Out  |
| Output Disable       | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub>       | Х               | Vcc             | Hi-Z      |
| Program              | VIL             | V <sub>IH</sub> | V <sub>IL</sub> Pulse | Х               | V <sub>PP</sub> | Data In   |
| Verify               | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub>       | Х               | V <sub>PP</sub> | Data Out  |
| Program Inhibit      | V <sub>IH</sub> | Х               | Х                     | Х               | V <sub>PP</sub> | Hi-Z      |
| Standby              | V <sub>IH</sub> | Х               | Х                     | Х               | Vcc             | Hi-Z      |
| Electronic Signature | V <sub>IL</sub> | VIL             | V <sub>IH</sub>       | V <sub>ID</sub> | Vcc             | Codes Out |

**Note:**  $X = V_{IH}$  or  $V_{IL}$ ,  $V_{ID} = 12V \pm 0.5\%$ 

Table 4. Electronic Signature

| Identifier          | A0              | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
|---------------------|-----------------|----|----|----|----|----|----|----|----|----------|
| Manufacturer's Code | VIL             | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 20h      |
| Device Code         | V <sub>IH</sub> | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 89h      |



3/10

#### **AC MEASUREMENT CONDITIONS**

 $\begin{tabular}{ll} Input Rise and Fall Times & \le 20 ns \\ Input Pulse Voltages & 0.45V to 2.4V \\ Input and Output Timing Ref. Voltages & 0.8V to 2.0V \\ \end{tabular}$ 

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms



Figure 4. AC Testing Load Circuit



Table 5. Capacitance <sup>(1)</sup>  $(T_A = 25 \, ^{\circ}C, f = 1 \, MHz)$ 

| Symbol          | Parameter          | Test Condition        | Min | Max | Unit |
|-----------------|--------------------|-----------------------|-----|-----|------|
| C <sub>IN</sub> | Input Capacitance  | V <sub>IN</sub> = 0V  | =   | 6   | pF   |
| Соит            | Output Capacitance | V <sub>OUT</sub> = 0V | =   | 12  | pF   |

Note: 1. Sampled only, not 100% tested.

Figure 5. Read Mode AC Waveforms



4/10 SGS-THOMSON MICRORIL IFETRALITIES

Table 6. Read Mode DC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 0 to 70 °C or –40 to 85 °C;  $V_{CC}$  = 5V ± 5% or 5V ± 10%;  $V_{PP}$  =  $V_{CC}$ )

| Symbol           | Parameter                | Test Condition                                 | Min  | Max                 | Unit |
|------------------|--------------------------|------------------------------------------------|------|---------------------|------|
| ILI              | Input Leakage Current    | $0 \le V_{IN} \le V_{CC}$                      |      | ±10                 | μА   |
| I <sub>LO</sub>  | Output Leakage Current   | V <sub>OUT</sub> = V <sub>CC</sub>             |      | ±10                 | μА   |
| Icc              | Supply Current           | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ |      | 75                  | mA   |
| I <sub>CC1</sub> | Supply Current (Standby) | E = V <sub>IH</sub>                            |      | 35                  | mA   |
| I <sub>PP</sub>  | Program Current          | V <sub>PP</sub> = V <sub>CC</sub>              |      | 5                   | mA   |
| V <sub>IL</sub>  | Input Low Voltage        |                                                | -0.1 | 0.8                 | V    |
| V <sub>IH</sub>  | Input High Voltage       |                                                | 2    | V <sub>CC</sub> + 1 | V    |
| V <sub>OL</sub>  | Output Low Voltage       | I <sub>OL</sub> = 2.1mA                        | =    | 0.45                | V    |
| V <sub>OH</sub>  | Output High Voltage      | I <sub>OH</sub> = –400μA                       | 2.4  |                     | V    |

Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

Table 7. Read Mode AC Characteristics (1)

(T<sub>A</sub> = 0 to 70 °C or –40 to 85 °C;  $V_{CC}$  = 5V  $\pm$  5% or 5V  $\pm$  10%;  $V_{PP}$  =  $V_{CC}$ )

|                       |                  |                                            | T4                                                  |     |     |      | M27    | 128A |     |     |     |      |
|-----------------------|------------------|--------------------------------------------|-----------------------------------------------------|-----|-----|------|--------|------|-----|-----|-----|------|
| Symbol                | Alt              | Parameter                                  | Test<br>Condition                                   | -2, | -20 | blan | k, -25 | -3,  | -30 | -   | 4   | Unit |
|                       |                  |                                            |                                                     | Min | Max | Min  | Max    | Min  | Max | Min | Max |      |
| t <sub>AVQV</sub>     | t <sub>ACC</sub> | Address Valid to<br>Output Valid           | <u>E</u> = V <sub>IL</sub> ,<br>G = V <sub>IL</sub> |     | 200 |      | 250    |      | 300 |     | 450 | ns   |
| t <sub>ELQV</sub>     | t <sub>CE</sub>  | Chip Enable Low to<br>Output Valid         | G = V <sub>IL</sub>                                 |     | 200 |      | 250    |      | 300 |     | 450 | ns   |
| t <sub>GLQV</sub>     | t <sub>OE</sub>  | Output Enable Low to Output Valid          | E = V <sub>IL</sub>                                 |     | 75  |      | 100    |      | 120 |     | 150 | ns   |
| t <sub>EHQZ</sub> (2) | t <sub>DF</sub>  | Chip Enable High to Output Hi-Z            | G = V <sub>IL</sub>                                 | 0   | 55  | 0    | 60     | 0    | 105 | 0   | 130 | ns   |
| t <sub>GHQZ</sub> (2) | t <sub>DF</sub>  | Output Enable High to Output Hi-Z          | E = V <sub>IL</sub>                                 | 0   | 55  | 0    | 60     | 0    | 105 | 0   | 130 | ns   |
| taxqx                 | tон              | Address Transition to<br>Output Transition | <u>E</u> = V <sub>IL</sub> ,<br>G = V <sub>IL</sub> | 0   |     | 0    |        | 0    |     | 0   |     | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.



# 74HC373; 74HCT373 Octal D-type transparent latch; 3-state Rev. 4 — 3 September 2010

Product data sheet

### 1. General description

The 74HC373; 74HCT373 is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL. It is specified in compliance with JEDEC standard no. 7A.

The 74HC373; 74HCT373 is an octal D-type transparent latch featuring separate D-type inputs for each latch and 3-state outputs for bus oriented applications. A latch enable (LE) input and an output enable (OE) input are common to all latches.

The 74HC373; 74HCT373 consists of eight D-type transparent latches with 3-state true outputs. When LE is HIGH, data at the Dn inputs enters the latches. In this condition the latches are transparent, i.e. a latch output will change state each time its corresponding D input changes.

When LE is LOW the latches store the information that was present at the D inputs a set-up time preceding the HIGH-to-LOW transition of LE. When  $\overline{\text{OE}}$  is LOW, the contents of the 8 latches are available at the outputs. When  $\overline{OE}$  is HIGH, the outputs go to the highimpedance OFF-state. Operation of the OE input does not affect the state of the latches.

The 74HC373; 74HCT373 is functionally identical to:

- 74HC563; 74HCT563: but inverted outputs and different pin arrangement
- 74HC573; 74HCT573: but different pin arrangement

#### 2. Features and benefits

- 3-state non-inverting outputs for bus oriented applications
- Common 3-state output enable input
- Functionally identical to the 74HC563; 74HCT563 and 74HC573; 74HCT573
- ESD protection:
  - ♦ HBM JESD22-A114F exceeds 2 000 V
  - ♦ MM JESD22-A115-A exceeds 200 V
- Specified from -40 °C to +85 °C and from -40 °C to +125 °C



# 74HC373; 74HCT373

Octal D-type transparent latch; 3-state







74HC\_HCT373

Ill information provided in this document is subject to legal disclaime

© NXP B.V. 2010. All rights reserved

Product data sheet

Rev. 4 — 3 September 2010

3 of 26

# 74HC373; 74HCT373

Octal D-type transparent latch; 3-state

### 5. Pinning information

#### 5.1 Pinning



#### 5.2 Pin description

Table 2. Pin description

| Symbol                         | Pin                        | Description                              |
|--------------------------------|----------------------------|------------------------------------------|
| ŌĒ                             | 1                          | 3-state output enable input (active LOW) |
| Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7 | 2, 5, 6, 9, 12, 15, 16, 19 | 3-state latch output                     |
| D0, D1, D2, D3, D4, D5, D6, D7 | 3, 4, 7, 8, 13, 14, 17, 18 | data input                               |
| GND                            | 10                         | ground (0 V)                             |
| LE                             | 11                         | latch enable input (active HIGH)         |
| V <sub>CC</sub>                | 20                         | supply voltage                           |

74HC\_HCT373

All information provided in this document is subject to legal disclaimers

© NXP B.V. 2010. All rights reserved.

Product data sheet

Rev. 4 — 3 September 2010

4 of 26

# 74HC4060; 74HCT4060 14-stage binary ripple counter with oscillator Rev. 03 — 14 July 2008

Product data sheet

#### 1. General description

The 74HC4060; 74HCT4060 are high-speed Si-gate CMOS device and is pin compatible with the HEF4060.

The 74HC4060; 74HCT4060 are 14-stage ripple-carry counter/dividers and oscillators with three oscillator terminals (RS, RTC and CTC), ten buffered outputs (Q3 to Q9 and Q11 to Q13) and an overriding asynchronous master reset (MR). The oscillator configuration allows design of either RC or crystal oscillator circuits. The oscillator may be replaced by an external clock signal at input RS. In this case keep the other oscillator pins (RTC and CTC) floating. The counter advances on the negative-going transition of RS. A HIGH level on MR resets the counter (Q3 to Q9 and Q11 to Q13 = LOW), independent of other input conditions. In the HCT version, the MR input is TTL compatible, but the RS input has CMOS input switching levels and can be driven by a TTL output by using a pull-up resistor to V<sub>CC</sub>.

#### 2. Features

- All active components on chip
- RC or crystal oscillator configuration
- Complies with JEDEC standard no. 7 A
- ESD protection:
  - ◆ HBM JESD22-A114E exceeds 2000 V
  - ◆ MM JESD22-A115-A exceeds 200 V
- Multiple package options
- Specified from -40 °C to +85 °C and from -40 °C to +125 °C

#### 3. Applications

- Control counters
- Timers
- Frequency dividers
- Time-delay circuits



# 74HC4060; 74HCT4060

14-stage binary ripple counter with oscillator







 74HC\_HCT4060\_3
 ® NXP B.V. 2008. All rights reserved.

 Product data sheet
 Rev. 03 — 14 July 2008
 3 of 25

# 74HC4060; 74HCT4060

14-stage binary ripple counter with oscillator

### 6. Pinning information

#### 6.1 Pinning



#### 6.2 Pin description

Table 2. Pin description

| Table 2. I ill description |                        |                                  |
|----------------------------|------------------------|----------------------------------|
| Symbol                     | Pin                    | Description                      |
| Q11 to Q13                 | 1, 2, 3                | counter output                   |
| Q3 to Q9                   | 7, 5, 4, 6, 14, 13, 15 | counter output                   |
| GND                        | 8                      | ground (0 V)                     |
| CTC                        | 9                      | external capacitor connection    |
| RTC                        | 10                     | external resistor connection     |
| RS                         | 11                     | clock input /oscillator pin      |
| MR                         | 12                     | master reset input (active HIGH) |
| $V_{CC}$                   | 16                     | supply voltage                   |
|                            |                        |                                  |

 74HC\_HCT4060\_3
 © NXP B.V. 2008. All rights reserved.

 Product data sheet
 Rev. 03 — 14 July 2008
 4 of 25

T.D. 6 – Documentation 74HCT4060

## 74HC4060; 74HCT4060

14-stage binary ripple counter with oscillator

#### 13. RC oscillator

#### 13.1 Timing component limitations

The oscillator frequency is mainly determined by  $R_tC_t$ , provided  $R2 \approx 2R_t$  and R2C2 << R<sub>t</sub>C<sub>t</sub>. The function of R2 is to minimize the influence of the forward voltage across the input protection diodes on the frequency. The stray capacitance C2 should be kept as small as possible. In consideration of accuracy, Ct must be larger than the inherent stray capacitance. Rt must be larger than the ON resistance in series with it, which typically is 280  $\Omega$  at V<sub>CC</sub> = 2.0 V, 130  $\Omega$  at V<sub>CC</sub> = 4.5 V and 100  $\Omega$  at V<sub>CC</sub> = 6.0 V.



The recommended values for these components to maintain agreement with the typical oscillation formula are:

 $C_t > 50$  pF, up to any practical value and 10 k $\Omega$  <  $R_t < 1$  M $\Omega$ .

In order to avoid start-up problems,  $R_t \ge 1 \text{ k}\Omega$ .

#### 13.2 Typical crystal oscillator circuit

In Figure 13, R2 is the power limiting resistor. For starting and maintaining oscillation a minimum transconductance is necessary, so R2 should not be too large. A practical value for R2 is 2.2 k $\Omega$ .

74HC\_HCT4060\_3 © NXP B.V. 2008. All rights reserved Rev. 03 — 14 July 2008

Product data sheet

15 of 25