| Pins   |        |         |                                    |                     |                            |                                                  | Alternate functions <sup>(4)</sup>                                               |       |
|--------|--------|---------|------------------------------------|---------------------|----------------------------|--------------------------------------------------|----------------------------------------------------------------------------------|-------|
| BGA100 | LQFP64 | LQFP100 | Pin name                           | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                                          | Remap |
| А3     | -      | 1       | PE2                                | I/O                 | FT                         | PE2                                              | TRACECK                                                                          | -     |
| ВЗ     | -      | 2       | PE3                                | I/O                 | FT                         | PE3                                              | TRACED0                                                                          | -     |
| C3     | -      | 3       | PE4                                | I/O                 | FT                         | PE4                                              | TRACED1                                                                          | -     |
| D3     | -      | 4       | PE5                                | I/O                 | FT                         | PE5                                              | TRACED2                                                                          | -     |
| E3     | -      | 5       | PE6                                | I/O                 | FT                         | PE6                                              | TRACED3                                                                          | -     |
| B2     | 1      | 6       | $V_{BAT}$                          | S                   | -                          | $V_{BAT}$                                        | -                                                                                | -     |
| A2     | 2      | 7       | PC13-TAMPER-<br>RTC <sup>(5)</sup> | I/O                 | -                          | PC13 <sup>(6)</sup>                              | TAMPER-RTC                                                                       | -     |
| A1     | 3      | 8       | PC14-<br>OSC32_IN <sup>(5)</sup>   | 1/0                 | -                          | PC14 <sup>(6)</sup>                              | OSC32_IN                                                                         | -     |
| B1     | 4      | 9       | PC15-<br>OSC32_OUT <sup>(5)</sup>  | I/O                 | -                          | PC15 <sup>(6)</sup>                              | OSC32_OUT                                                                        | -     |
| C2     | -      | 10      | $V_{SS\_5}$                        | S                   | -                          | $V_{SS\_5}$                                      | -                                                                                | -     |
| D2     | -      | 11      | $V_{DD\_5}$                        | S                   | -                          | $V_{DD_5}$                                       | -                                                                                | -     |
| C1     | 5      | 12      | OSC_IN                             | _                   | -                          | OSC_IN                                           | -                                                                                | -     |
| D1     | 6      | 13      | OSC_OUT                            | 0                   | -                          | OSC_OUT                                          | -                                                                                | -     |
| E1     | 7      | 14      | NRST                               | I/O                 | -                          | NRST                                             | -                                                                                | -     |
| F1     | 8      | 15      | PC0                                | I/O                 | -                          | PC0                                              | ADC12_IN10                                                                       | -     |
| F2     | 9      | 16      | PC1                                | I/O                 | -                          | PC1                                              | ADC12_IN11/ ETH_MII_MDC/<br>ETH_RMII_MDC                                         | -     |
| E2     | 10     | 17      | PC2                                | I/O                 | -                          | PC2                                              | ADC12_IN12/ ETH_MII_TXD2                                                         | -     |
| F3     | 11     | 18      | PC3                                | I/O                 | -                          | PC3                                              | ADC12_IN13/<br>ETH_MII_TX_CLK                                                    | -     |
| G1     | 12     | 19      | V <sub>SSA</sub>                   | S                   | -                          | V <sub>SSA</sub>                                 | -                                                                                | -     |
| H1     | -      | 20      | V <sub>REF-</sub>                  | S                   | -                          | V <sub>REF-</sub>                                | -                                                                                | -     |
| J1     | -      | 21      | V <sub>REF+</sub>                  | S                   | -                          | V <sub>REF+</sub>                                | -                                                                                | -     |
| K1     | 13     | 22      | $V_{DDA}$                          | S                   | -                          | $V_{DDA}$                                        | -                                                                                | -     |
| G2     | 14     | 23      | PA0-WKUP                           | I/O                 | -                          | PA0                                              | WKUP/USART2_CTS <sup>(7)</sup> ADC12_IN0/TIM2_CH1_ETR TIM5_CH1/ ETH_MII_CRS_WKUP | -     |