

## UNIVERSITY OF TEHRAN Electrical and Computer Engineering Department

# Computer Assignment 2

Digital Systems I - ECE 894

Deadline: 28 Farvardin 1400

Erfan Panahi 810198369

# List of Problems:.

## Computer Assignment 2

Problem 1.

Page 2 (Link)

Problem 2.

Page 3 (Link)

Problem 3.

Page 5 (Link)

Problem 4.

Page 8 (Link)

### Problem 1. File: MUX4to1.sv

A. Circuit diagram: According to Part 3 of CA1, We use this Circuit to write the description of 4-to-1 MUX. (Using 'assign')



B. Worst-cases: The worst cases in Part 3 of CA1 was:

Gate-Level: To1 = 42ns , To0=39ns

Transistor-Level: To1 = 32ns, To0=31ns

We use Gate-Level worst cases to write the 4-to-1 MUX module.

c. System Verilog Descrioption:

### File: MUX4to1.sv

Endmodule

### D. Image of project and compiling:



### Problem 2. Files: Bshifter4.sv - Bshifter4\_TB.sv

### A. Circuit diagram: The circuit for 4-bit barrel shifter is shown here:



#### B. Worst-cases:

All MUXs are parallel. So we can say that the worst case happens when worst case of a MUX happens. The greatest delay of a MUX is 42 (for output=1). So the worst case for the given circuit happens when one digit of input [0:3] input is 1. We expect the worst case delay would be 42ns.

$$A = 0101$$
,  $N = 00 \rightarrow N = 01$   
 $\Rightarrow Delay = \textbf{To1} (\textbf{4} - \textbf{to} - \textbf{1} \textbf{MUX}) = 42ns (worst case)$ 

### c. System Verilog Descrioption:

### File: Bshifter4.sv

### File: Bshifter4\_TB.sv

```
`timescale 1ns/1ns
module Bshifter4 TB();
     logic [3:0]AA;
     logic [1:0]NN;
     wire [3:0] SSHO;
     Bshifter4 R(AA,NN,SSHO);
     initial begin
           #100 AA=4 b1010;
           #200 NN=2'b00;
           #200 NN=2'b01;
           #200 NN=2'b10;
           #200 NN=2'b11;
           #200 AA=4'b1101;
           #200 NN=2'b11;
           #200 NN=2'b10;
           #200 NN=2'b01;
           #200 NN=2'b00;
           #200 AA=4'b0001;
           #200 NN=2'b00;
           #200 NN=2'b01;
           #200 NN=2'b10;
           #200 NN=2'b11;
           #200;
     end
endmodule
```

### D. Image of project and compiling:



E. Waveform: worst case is shown on the waveform.

As expected worst case is 42ns on the waveform:



### Problem 3. Files: MUX16to1.sv - MUX16to1\_TB.sv

A. Circuit diagram: The circuit for 16-to-1 MUX is shown here:



#### B. Worst-cases:

### a) Worst case to 1:

Worst case to 1 happens when both MUXs (drives to 0 and) after the change drives to 1. So we expect the worst case to 1 delay would be 84ns.

```
A = 1011011110111011, 	 N = 1110 \rightarrow N = 1111

\Rightarrow Delay = 2 \times To1 = 2 \times 42 = 84ns \text{ (worst case to 1)}
```

### b) Worst case to 0:

Worst case to 0 happens when after the change first MUX drives to 1 and the last MUX drives to 0. But actually the last MUX drives 0 sooner and delay of MUX that drives to 1 is not important. So we expect the worst case to 1 delay would be 78ns.

```
A = 1011011110111011, N = 1111 \rightarrow N = 1110

\Rightarrow Delay = 2 \times To0 = 2 \times 39 = 78ns \text{ (worst case to 0)}
```

### c. System Verilog Descrioption:

### File: MUX16to1.sv

```
`timescale lns/lns
module MUX16tol(input [15:0]A,[3:0]N,output w);
    wire [3:0]x;
    MUX4tol gl({A[15],A[14],A[13],A[12]},{N[1],N[0]},x[3]);
    MUX4tol g2({A[11],A[10],A[9],A[8]},{N[1],N[0]},x[2]);
    MUX4tol g3({A[7],A[6],A[5],A[4]},{N[1],N[0]},x[1]);
    MUX4tol g4({A[3],A[2],A[1],A[0]},{N[1],N[0]},x[0]);
    MUX4tol g5(x,{N[3],N[2]},w);
endmodule
```

### File: MUX16to1\_TB.sv

```
initial begin
          #100 AA=16'b0101010101010101;
          #100 NN=4'd3;
          #100 NN=4'd2;
          #100 NN=4'd0;
          #100 NN=4'd1;
          #100 AA=16'b1011011110111011;
          #100 NN=4'b1111;
          #100 NN=4'b1110;
          #100 NN=4'b1111;
          #100 NN=4'b1011;
          #100 AA=16'b101111111111111;
          #100 NN=4'b1111;
          #100 NN=4'b1110;
          #100 NN=4'b1100;
          #100 NN=4'b1110;
          #100 AA=16'd1038;
          #100 NN=4'b0000;
          #100 NN=4'b0001;
          #100 NN=4'b0011;
          #100 NN=4'b0111;
          #100 NN=4'b1111;
          #100 AA=16'd21:
          #100 NN=4'd0;
          #100 NN=4'd1;
          #100 NN=4'd2;
          #100 NN=4'd3;
          #100 NN=4'd4;
          #100 NN=4'd5;
          #100;
     end
endmodule
```

### D. Image of project and compiling:



- E. Waveform: worst case is shown on the waveform (next page).
  - a) As expected worst case to 0 is 78ns on the waveform:



b) As expected worst case to 1 is 84ns on the waveform:



### Problem 4. Files: Bshifter16.sv - Bshifter16\_TB.sv

A. Circuit diagram: The circuit for 16-bit barrel shifter (Using 16-to-1 MUX) is shown in the next page:

(Blocks are 16-to-1 MUX)



#### B. Worst-cases:

All MUXs are parallel. So we can say that the worst case happens when worst case of a MUX happens. The greatest delay of a MUX is 84 (worst case to 1, according to Part3). So the worst case for the given circuit happens when one digit of input [0:3] input is 1. We expect the worst case delay would be 84ns.

```
A = 0000\ 0000\ 0000\ 0001, N = 0000 \rightarrow N = 0001

\Rightarrow Delay = Tol (16 - to - 1 MUX) = 84ns (worst case)
```

### c. System Verilog Descrioption:

#### File: Bshifter16.sv

```
`timescale 1ns/1ns
 module Bshifter16(input [15:0]A,[3:0]N,output [15:0]SHO);
  \texttt{MUX16to1 G1} ( \{\texttt{A[14]}, \texttt{A[13]}, \texttt{A[12]}, \texttt{A[11]}, \texttt{A[10]}, \texttt{A[9]}, \texttt{A[8]}, \texttt{A[7]}, \texttt{A[6]}, \texttt{A[5]}, \texttt{A[4]}, \texttt{A[3]}, \texttt{A[2]}, \texttt{A[1]}, \texttt{A[0]}, \texttt{A[15]} \}, \texttt{N}, \texttt{ShO} (15)); 
  \text{MUX16to1 G2} \left( \left\{ \text{A[$13$],A[$12$],A[$11$],A[$10$],A[$9$],A[$8],A[$7],A[$6],A[$5],A[$4],A[$3],A[$2],A[$1],A[$0],A[$15],A[$14] \right\}, \text{N,ShO}[$14]); \right\} 
  \text{MUX16to1 G3}(\{\text{A}[12],\text{A}[11],\text{A}[10],\text{A}[9],\text{A}[8],\text{A}[7],\text{A}[6],\text{A}[5],\text{A}[4],\text{A}[3],\text{A}[2],\text{A}[1],\text{A}[0],\text{A}[15],\text{A}[14],\text{A}[13]\},\text{N},\text{SHO}[13]); \\
 \texttt{MUX16to1} \ \ \texttt{G4} \ ( \{ \texttt{A[11]} \ , \texttt{A[10]} \ , \texttt{A[9]} \ , \texttt{A[8]} \ , \texttt{A[7]} \ , \texttt{A[6]} \ , \texttt{A[5]} \ , \texttt{A[4]} \ , \texttt{A[2]} \ , \texttt{A[1]} \ , \texttt{A[0]} \ , \texttt{A[15]} \ , \texttt{A[13]} \ , \texttt{A[12]} \} \ , \texttt{N} \ , \texttt{SHO[12]} ) \ ; \\ \texttt{MUX16to1} \ \ \texttt{G4} \ ( \{ \texttt{A[11]} \ , \texttt{A[10]} \ , \texttt{A[9]} \ , \texttt{A[8]} \ , \texttt{A[7]} \ , \texttt{A[6]} \ , \texttt{A[4]} \ , \texttt{A[3]} \ , \texttt{A[2]} \ , \texttt{A[1]} \ , \texttt{A[15]} \ , \texttt{A[14]} \ , \texttt{A[13]} \ , \texttt{A[12]} \} \ , \texttt{N} \ , \texttt{SHO[12]} ) \ ; \\ \texttt{MUX16to1} \ \ \texttt{G4} \ \ ( \{ \texttt{A[11]} \ , \texttt{A[10]} \ , \texttt{A
  \text{MUX16to1 G6}(\{A[9],A[8],A[7],A[6],A[5],A[4],A[3],A[2],A[1],A[0],A[15],A[14],A[13],A[12],A[11],A[10]\},N,SHO[10]); \\
MUX16to1 G7({A[8],A[7],A[6],A[5],A[4],A[3],A[2],A[1],A[0],A[15],A[14],A[13],A[12],A[11],A[10],A[9]},N,SHO[9]);
 \texttt{MUX16to1} \ \ \mathsf{G8} \ (\{\texttt{A[7]}, \texttt{A[6]}, \texttt{A[5]}, \texttt{A[4]}, \texttt{A[3]}, \texttt{A[2]}, \texttt{A[1]}, \texttt{A[0]}, \texttt{A[15]}, \texttt{A[14]}, \texttt{A[13]}, \texttt{A[12]}, \texttt{A[11]}, \texttt{A[10]}, \texttt{A[9]}, \texttt{A[8]}\}, \texttt{N}, \texttt{SHO[8]}); \\ \mathsf{MUX16to1} \ \ \mathsf{G8} \ \ (\{\texttt{A[7]}, \texttt{A[6]}, \texttt{A[5]}, \texttt{A[4]}, \texttt{A[3]}, \texttt{A[1]}, \texttt{A[1]}, \texttt{A[15]}, \texttt{A[14]}, \texttt{A[13]}, \texttt{A[12]}, \texttt{A[11]}, \texttt{A[10]}, \texttt{A[9]}, \texttt{A[8]}\}, \texttt{N}, \texttt{SHO[8]}); \\ \mathsf{MUX16to1} \ \ \mathsf{G8} \ \ \ \mathsf{G8} \ \ \ \mathsf{G8} 
  \text{MUX16to1 G9}(\{A[6],A[5],A[4],A[3],A[2],A[1],A[0],A[15],A[14],A[13],A[12],A[11],A[10],A[9],A[9],A[8],A[7]\},N,SHO[7]); \\
  \texttt{MUX16to1 G10(\{A[5],A[4],A[3],A[2],A[1],A[0],A[15],A[14],A[13],A[12],A[11],A[10],A[9],A[8],A[7],A[6]\},N,ShO[6]); \\ \texttt{MUX16to1 G10(\{A[5],A[4],A[3],A[4],A[3],A[1],A[1],A[15],A[14],A[13],A[12],A[11],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10],A[10
  \texttt{MUX16to1 G11}(\{A[4],A[3],A[2],A[1],A[0],A[15],A[14],A[13],A[12],A[11],A[10],A[9],A[8],A[7],A[6],A[5]\}, \texttt{N}, \texttt{SHO}[5]); \texttt{N}, \texttt{SHO}[5]), \texttt{N}, \texttt{SHO}[5]), \texttt{N}, \texttt{SHO}[5], \texttt{N}, \texttt{N}, \texttt{SHO}[5], \texttt{N}, \texttt{N}, \texttt{SHO}[5], \texttt{N}, \texttt{N}, \texttt{SHO}[5], \texttt{N}, \texttt{N}
  \texttt{MUX16to1 G12}(\{\texttt{A[3]},\texttt{A[2]},\texttt{A[1]},\texttt{A[0]},\texttt{A[15]},\texttt{A[14]},\texttt{A[13]},\texttt{A[12]},\texttt{A[11]},\texttt{A[10]},\texttt{A[9]},\texttt{A[8]},\texttt{A[7]},\texttt{A[6]},\texttt{A[5]},\texttt{A[4]},\texttt{N},\texttt{SHO}[4]); 
  \texttt{MUX16to1 G13}(\{A[2],A[1],A[0],A[15],A[14],A[13],A[12],A[11],A[10],A[9],A[8],A[7],A[6],A[5],A[4],A[3]\},N,SHO[3]); \\
  \text{MUX16to1 G14}(\{A[1],A[0],A[15],A[14],A[13],A[12],A[11],A[10],A[9],A[8],A[7],A[6],A[5],A[4],A[3],A[2]\},N,SHO[2]); \\
 \texttt{MUX16to1 G15}(\{\texttt{A[0]}, \texttt{A[15]}, \texttt{A[14]}, \texttt{A[13]}, \texttt{A[12]}, \texttt{A[11]}, \texttt{A[10]}, \texttt{A[9]}, \texttt{A[8]}, \texttt{A[7]}, \texttt{A[6]}, \texttt{A[5]}, \texttt{A[4]}, \texttt{A[3]}, \texttt{A[2]}, \texttt{A[1]}\}, \texttt{N}, \texttt{SHO}(\texttt{1]}); \\
 \texttt{MUX16to1 G16}(\{\texttt{A[15]},\texttt{A[14]},\texttt{A[13]},\texttt{A[12]},\texttt{A[11]},\texttt{A[10]},\texttt{A[9]},\texttt{A[8]},\texttt{A[7]},\texttt{A[6]},\texttt{A[5]},\texttt{A[4]},\texttt{A[2]},\texttt{A[2]},\texttt{A[1]},\texttt{A[0]}\}, \texttt{N}, \texttt{SHO[0]}); \\ \texttt{MUX16to1 G16}(\{\texttt{A[15]},\texttt{A[15]},\texttt{A[14]},\texttt{A[13]},\texttt{A[12]},\texttt{A[11]},\texttt{A[10]},\texttt{A[9]},\texttt{A[8]},\texttt{A[7]},\texttt{A[6]},\texttt{A[5]},\texttt{A[4]},\texttt{A[3]},\texttt{A[2]},\texttt{A[1]},\texttt{A[0]}\}, \texttt{N}, \texttt{SHO[0]}); \\ \texttt{MUX16to1 G16}(\{\texttt{A[15]},\texttt{A[14]},\texttt{A[13]},\texttt{A[12]},\texttt{A[11]},\texttt{A[10]},\texttt{A[10]},\texttt{A[9]},\texttt{A[8]},\texttt{A[7]},\texttt{A[6]},\texttt{A[5]},\texttt{A[4]},\texttt{A[2]},\texttt{A[2]},\texttt{A[1]},\texttt{A[0]}\}, \texttt{N}, \texttt{SHO[0]}); \\ \texttt{MUX16to1 G16}(\{\texttt{A[15]},\texttt{A[14]},\texttt{A[13]},\texttt{A[12]},\texttt{A[11]},\texttt{A[10]},\texttt{A[10]},\texttt{A[9]},\texttt{A[18]},\texttt{A[17]},\texttt{A[15]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[18]},\texttt{A[1
 endmodule
```

### File: Bshifter16\_TB.sv

```
#100 NN=4'd2;
           #100 NN=4'd0;
           #100 NN=4'd1;
           #100 AA=16'b1011011110111011;
           #100 NN=4'b1111;
           #100 NN=4'b1110;
           #100 NN=4'b1111;
           #100 NN=4'b1011;
           #100 AA=16'b101111111111111;
           #100 NN=4'b1111;
           #100 NN=4'b1110;
           #100 NN=4'b1100;
           #100 NN=4'b1110;
           #100 AA=16'd1038;
           #100 NN=4'b0000;
           #100 NN=4'b0001;
           #100 NN=4'b0011;
           #100 NN=4'b0111;
           #100 NN=4'b1111;
           #100 AA=16'd21;
           #100 NN=4'd0;
           #100 NN=4'd1;
           #100 NN=4'd2;
           #100 NN=4'd3;
           #100 NN=4'd4;
           #100 NN=4'd5;
           #100;
           #1000;
     end
endmodule
```

D. Image of project and compiling:



A. Waveform: worst case is shown on the waveform (next page).

As expected worst case is 84ns on the waveform:

