

## **Computer Aided Design**

Instructor: Dr.Beitollahi

**Solutions: Homework 4** 

**Topic: Advanced VHDL & FPGA** 

**Lectures: 7-8-9-10-11** 

Erfan Hemati Helia Shamszadeh Elham Gholami

## **Theory:**

- **Q4**) Design a Finite State Machine (FSM) for a smart home lighting system that can turn the lights on/off, dim, and brighten. (10 points)
  - Variable Answers ...
- **Q5**) Implement these two functions on a <u>single</u> PAL with minimum number of resources. (10 points)

(*hint:* You can use  $S_0$  to construct  $S_1$ )

$$S_{0} = \overline{A_{1}} \, \overline{A_{0}} \, B_{0} \, B_{1} \, + \, \overline{A_{1}} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, \overline{A_{1}} \, A_{0} \, \overline{B_{0}} \, B_{1} \, + \, \overline{A_{1}} \, A_{0} \, \overline{B_{0}} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, B_{1} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, B_{0} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, \overline{B_{0}} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, \overline{B_{0}} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, \overline{B_{0}} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, \overline{B_{0}} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, \overline{B_{0}} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, \overline{B_{0}} \, \overline{B_{1}} \, + \, A_{1} \, \overline{A_{0}} \, \overline{B_{0}} \, \overline{B_{$$

$$= \overline{A_1 A_0} B_0 + \overline{A_1} A_0 \overline{B_0} + A_1 \overline{A_0} B_0 + A_1 A_0 \overline{B_0}$$
$$= \overline{A_0} B_0 + A_0 \overline{B_0}$$

$$S_{1} = A_{0} \overline{B_{0}} (A_{1} + \overline{B_{1}}) + \overline{A_{0}} B_{0} (\overline{B_{1}} + A_{1}) + \overline{A_{1}} B_{1} (\overline{A_{0}} \overline{B_{0}} + A_{0} B_{0})$$

$$= (A_{1} + \overline{B_{1}}) (\overline{A_{0}} B_{0} + A_{0} \overline{B_{0}}) + (\overline{A_{1}} B_{1}) (\overline{A_{0}} B_{0} + A_{0} B_{0})$$

$$= (A_{1} + \overline{B_{1}}) S_{0} + (\overline{A_{1}} B_{1}) \overline{S_{0}}$$



**Q6**) Implement the following function on the given logic module. (15 points)

$$F = (A.B) + (B'.C) + D$$



• Expand F based on B (using Shannon's expansion theorem):

$$\circ F = B \cdot (A + D) + B' \cdot (C + D) = B \cdot F2 + B' \cdot F1$$

$$\circ F2 = A + D = A + (A'. D) = (A \cdot 1) + (A' \cdot D)$$

$$\circ F1 = C + D = C + (C'.D) = (C \cdot 1) + (C' \cdot D)$$

• Connect A, B, C to the select lines:

$$\circ S2 = B$$

$$\circ SA = C$$

$$\circ SB = A$$

• '1' and D are the inputs of the MUXes:

$$\circ S0 = '0', S1 = B$$

$$A0 = D$$
,  $A1 = '1'$ 

$$B0 = D, B1 = 1'$$

**Q7**) Using the programmable logic device shown below, implement a circuit in which input is a 3-bit number x and its output is x + 3. (15 points) Put a cross in the circles or fill up the circles where the connection should be made.

| d2. | 4, | d, | d2  | 4   | 4.  | Carry |
|-----|----|----|-----|-----|-----|-------|
| 0   | •  | •  | 0   | 1   | 1   | O     |
| 0   | 0  | 1  | (1) | . 0 | • ' | ^ 0   |
| 0   | 1  | 0  | (1) | •   | (1) | . •   |
| 0   | 1  | 1  | 1   | 1   | 0   | 0     |
| 1   | 0  |    | 1   | 1   | 1   | ø     |
| 1   | •  | 1  | 0   | 0   | •   | 1     |
| 1   | 1  | ø  | . 0 | 0   | 1   | 1     |
| 1   | 1  | 1  | 0   | 1   | 0   | 1     |

$$\Rightarrow d_{2}' = \overline{d_{2}} \, \overline{d_{1}} \, d_{0} + \overline{d_{2}} \, d_{1} \, \overline{d_{0}} + \overline{d_{2}} \, d_{1} \, d_{0} + d_{2} \, \overline{d_{1}} \, \overline{d_{0}} = m \, (1, 2, 3, 4)$$

$$\Rightarrow d_{1}' = \overline{d_{2}} \, \overline{d_{1}} \, \overline{d_{0}} + \overline{d_{2}} \, d_{1} \, d_{0} + d_{2} \, \overline{d_{1}} \, \overline{d_{0}} + d_{2} \, d_{1} \, \overline{d_{0}} + d_{2} \, d_{1} \, \overline{d_{0}} = m \, (0, 3, 4, 7)$$

$$\Rightarrow d_{0}' = \overline{d_{2}} \, \overline{d_{1}} \, \overline{d_{0}} + \overline{d_{2}} \, d_{1} \, \overline{d_{0}} + d_{2} \, \overline{d_{1}} \, \overline{d_{0}} + d_{2} \, \overline{d_{1}} \, \overline{d_{0}} = m \, (0, 2, 4, 6)$$

$$\Rightarrow camy = d_{2} \, \overline{d_{1}} \, \overline{d_{0}} + d_{2} \, \overline{d_{1}} \, \overline{d_{0}} + d_{2} \, \overline{d_{1}} \, \overline{d_{0}} = m \, (5, 6, 7)$$

