#### Sega Game Gear on a Chip

Max Thrun | Samir Silbak

University of Cincinnati

Fall 2012

#### Agenda

- Problem Description
- Design Process
- Requirements/Assessment Metrics/Test Plan
- Design Overview
- Project Limitations
- Demonstration

Reimplement all the digital components of a legacy computer system in a FPGA

- Maintainability You can no longer buy parts to service legacy computer systems
- Upgradability Reimplementation gives an opportunity to add additional features
- Portability Do not need all the original big clunky hardware.
  Reimplementation can be embedded in new designs



- Maintainability You can no longer buy parts to service legacy computer systems
- Upgradability Reimplementation gives an opportunity to add additional features
- Portability Do not need all the original big clunky hardware.
  Reimplementation can be embedded in new designs



- Maintainability You can no longer buy parts to service legacy computer systems
- Upgradability Reimplementation gives an opportunity to add additional features
- Portability Do not need all the original big clunky hardware.
  Reimplementation can be embedded in new designs



- Maintainability You can no longer buy parts to service legacy computer systems
- Upgradability Reimplementation gives an opportunity to add additional features
- Portability Do not need all the original big clunky hardware.
  Reimplementation can be embedded in new designs



- 1. Break down system components according to the original system architecture
- Implement each component in Verilog matching the original functionality described by official and non official documents
- Simulate each components functionality and compare it against the actual hardware (in our case an emulator)
- 4. Tie components together in a way that is better suited toward FPGA technology (*E.g.* avoid tri-state buses)

- 1. Break down system components according to the original system architecture
- 2. Implement each component in Verilog matching the original functionality described by official and non official documents
- Simulate each components functionality and compare it against the actual hardware (in our case an emulator)
- 4. Tie components together in a way that is better suited toward FPGA technology (*E.g.* avoid tri-state buses)

- 1. Break down system components according to the original system architecture
- 2. Implement each component in Verilog matching the original functionality described by official and non official documents
- 3. Simulate each components functionality and compare it against the actual hardware (in our case an emulator)
- 4. Tie components together in a way that is better suited toward FPGA technology (*E.g.* avoid tri-state buses)

- 1. Break down system components according to the original system architecture
- 2. Implement each component in Verilog matching the original functionality described by official and non official documents
- 3. Simulate each components functionality and compare it against the actual hardware (in our case an emulator)
- 4. Tie components together in a way that is better suited toward FPGA technology (*E.g.* avoid tri-state buses)

### Requirements

- 1. VGA Output
- Accurate gameplay
- 3. asdf

#### Requirements

- VGA Output
- 2. Accurate gameplay
- asdf

#### Requirements

- 1. VGA Output
- Accurate gameplay
- 3. asdf

#### **Assesment Metrics**

| Function                             | Requirement Specification                                              | Design<br>Verified | Device<br>Validated |
|--------------------------------------|------------------------------------------------------------------------|--------------------|---------------------|
| VGA Output                           | Design must output video at 640x480 to a VGA monitor                   | Yes                | Yes                 |
| Sega Mapper                          | Design must implement the Sega Memory Mapper                           | Yes                | Yes                 |
| Video Display<br>Processor           | Design must implement the TMS9918                                      | Partly             | Partly              |
| Game ROM stored in flash             | Design must be able to load game ROMs from flash                       | Yes                | Yes                 |
| Controller Input                     | Design must implement a single controller                              | No                 | No                  |
| Game Gear<br>system<br>functionality | Design must implement the same functionality as the original Game Gear | Partly             | Partly              |

In order to test the operation of the z80, and basic functionality of the VDP, custom ROMs were developed. Using the Small Device C Compiler (SDCC) [2] we are able to write programs that exercises various functionality of the system.

We found SDCC extremely easy to setup and get working. The only thing we needed to modify was the stack pointer location in the C Runtime file (crt0.s). The default stack pointer location is set to 0xFFFF but the top most RAM address on the Game Gear is 0xDFFF. Setting up IO is as easy as specifying a special function register at a given IO port. An example showing how to write data to the VDP data port (0xBE) is shown below.

With this library in place it is easy to to perform operations such as setting up the color palette:



Figure: Color Palette



Figure: Complete Screen Render



Figure: All 512 Tiles

# Design Overview

Black Box Diagram



# Design Overview

#### Internal Functional Diagram



#### Design Overview





#### Game Gear is hard to test/verify

- Its only output is video (no UART, JTAG, etc..)
- Most documentation is 3rd party

#### Our strategy

- 1. Use an emulator to watch memory fetches and get memory dumps
- Initialize our RAMs with these dumps and verify we achieve the same visual output
- Watch instruction fetches with a logic analyzer and see if they match the emulator

#### Game Gear is hard to test/verify

- Its only output is video (no UART, JTAG, etc..)
- Most documentation is 3rd party

#### Our strategy

- 1. Use an emulator to watch memory fetches and get memory dumps
- Initialize our RAMs with these dumps and verify we achieve the same visual output
- Watch instruction fetches with a logic analyzer and see if they match the emulator

#### Game Gear is hard to test/verify

- Its only output is video (no UART, JTAG, etc..)
- Most documentation is 3rd party

#### Our strategy

- 1. Use an emulator to watch memory fetches and get memory dumps
- Initialize our RAMs with these dumps and verify we achieve the same visual output
- Watch instruction fetches with a logic analyzer and see if they match the emulator

#### Game Gear is hard to test/verify

- Its only output is video (no UART, JTAG, etc..)
- Most documentation is 3rd party

#### Our strategy:

- 1. Use an emulator to watch memory fetches and get memory dumps
- Initialize our RAMs with these dumps and verify we achieve the same visual output
- 3. Watch instruction fetches with a logic analyzer and see if they match the emulator

#### Game Gear is hard to test/verify

- Its only output is video (no UART, JTAG, etc..)
- Most documentation is 3rd party

#### Our strategy:

- 1. Use an emulator to watch memory fetches and get memory dumps
- Initialize our RAMs with these dumps and verify we achieve the same visual output
- Watch instruction fetches with a logic analyzer and see if they match the emulator

Game Gear is hard to test/verify

- Its only output is video (no UART, JTAG, etc..)
- Most documentation is 3rd party

#### Our strategy:

- 1. Use an emulator to watch memory fetches and get memory dumps
- Initialize our RAMs with these dumps and verify we achieve the same visual output
- Watch instruction fetches with a logic analyzer and see if they match the emulator

Game Gear is hard to test/verify

- Its only output is video (no UART, JTAG, etc..)
- Most documentation is 3rd party

#### Our strategy:

- 1. Use an emulator to watch memory fetches and get memory dumps
- Initialize our RAMs with these dumps and verify we achieve the same visual output
- 3. Watch instruction fetches with a logic analyzer and see if they match the emulator

Game Gear is hard to test/verify

- Its only output is video (no UART, JTAG, etc..)
- Most documentation is 3rd party

#### Our strategy:

- 1. Use an emulator to watch memory fetches and get memory dumps
- Initialize our RAMs with these dumps and verify we achieve the same visual output
- 3. Watch instruction fetches with a logic analyzer and see if they match the emulator

# Demonstration

# Questions?

#### References



