#### **Technical Documentation for Future Engineers**

## VHDL Project: SPI-Based RF Front-End Configuration

#### Overview

This VHDL project provides an interface for configuring RF front-end devices via SPI. The design includes a top-level module that orchestrates SPI communication, a local oscillator (LO) controller, an I/O expander controller, and an SPI master module.

#### **Project Structure**

### 1. Top-Level Module (Top\_Level.vhd)

- Purpose: Coordinates data flow between the FPGA and RF front-end components.
- Interfaces:
  - Clock & Reset: clk\_in, reset\_in
  - LO Configuration Interface: lo\_start, lo\_busy, lo\_done, lo\_write\_en, lo\_write\_addr, lo\_write\_data
  - Expander Configuration Interface: exp\_start, exp\_busy, exp\_done,
    exp\_write\_en, exp\_write\_data, exp\_read\_data
  - o SPI Lines: sck, mosi, miso\_exp, cs\_exp\_n, cs\_lo\_n
  - Additional LO Signals: muxout\_lo, lock\_detect
  - Reset Expander: reset\_exp\_n

#### Functionality:

- Routes SPI transactions to either the LO or expander controller based on priority.
- o Converts parallel configuration data into serial SPI commands.

### 2. SPI Master (SPI\_Master\_8bit.vhd)

- **Purpose**: Implements an 8-bit SPI master for serial data transmission.
- Interfaces:
  - Clock, reset, control, data (input/output), and SPI signals.
- State Machine:

o IDLE → SHIFT (data transmission) → COMPLETE

#### • Features:

- o Operates in SPI Mode 0 (CPOL=0, CPHA=0).
- Shifts data in and out synchronously with sck.

# 3. Local Oscillator Controller (LO\_Controller.vhd)

• Purpose: Manages the programming of LO registers through SPI.

#### • Registers:

Stores six 32-bit configuration values.

#### State Machine:

- Controls sequential transmission of register values.
- Asserts cs\_lo\_n during transaction.
- Updates lock\_detect status.

## 4. I/O Expander Controller (Expander\_Controller.vhd)

• Purpose: Communicates with an SPI-based I/O expander.

## • Operations:

Read and write sequences with two SPI transactions per read operation.

#### • State Machine:

- Writes: Control byte → Register address → Data.
- Reads: Control byte → Register address → (Second cycle) Control byte → Read data.

### 5. Testbench (Top\_Level\_tb.vhd)

• Purpose: Verifies correct functionality through simulated stimuli.

#### • Tests Included:

- LO and expander write transactions.
- Read-back of expander values.
- Overlapping transactions to test SPI arbitration.

## **Future Work**

- **Integration with GNU Radio**: Modify the top-level module to accept register values via Ethernet or another communication interface.
- **Expand LO Control**: Add error handling for failed register writes.
- Optimize SPI Performance: Increase SPI clock rate if necessary.