# **University of North Carolina at Charlotte Department of Electrical and Computer Engineering**

Qorvo Radio

### Lock Detect AXI Stream Interface - No Trigger Version



Figure 1-1 Lock Detect – No Trigger Module Diagram

#### **Contents**

| Modu                    | ıle Overview                     | 2 |
|-------------------------|----------------------------------|---|
| Module Specifications   |                                  | 2 |
|                         | Inputs                           |   |
|                         | Outputs                          |   |
| Operational Description |                                  |   |
| _                       | Debounce Lock Detection          |   |
| 2.                      | Periodic Tick Generation         | 2 |
| 3.                      | Continuous Lock Status Streaming | 3 |
| Integration and Usage   |                                  |   |

#### **Module Overview**

The LockDetect\_AXI\_Stream\_NoTrigger VHDL module interfaces the Lock Detect output (MUXOUT) from the Local Oscillator (LO) chip directly to the FPGA's AXI Stream interface. Unlike the Trigger Version, this module continuously monitors the lock detect signal, debounces it with multiple stable samples, and periodically transmits the lock status automatically, eliminating the need for a software trigger pulse. This functionality allows straightforward integration into continuous monitoring applications and higher-level software environments like GNU Radio.

## **Module Specifications**

#### 1. Inputs

- aclk (std\_logic): AXI Stream clock input. Drives synchronous logic within the module.
- aresetn (std\_logic): Active-low synchronous reset input. Resets internal states to default.
- muxout\_lo (std\_logic): Direct Lock Detect status signal from the LO chip (0 for unlocked, 1 for locked).

#### 2. Outputs

- m\_axis\_tvalid (std\_logic): AXI Stream validity signal. Indicates when output data is valid.
- m\_axis\_tdata (std\_logic\_vector(31 downto 0)): AXI Stream data output, embedding the Lock Detect status in the least significant bit.
- m\_axis\_tready (std\_logic, input): AXI Stream ready signal from receiver, indicating readiness to accept data.

# **Operational Description**

The module utilizes three main logic processes:

#### 1. Debounce Lock Detection

- Continuously samples muxout lo.
- Requires 16 consecutive high samples to consider the lock stable.
- Resets stability counter and status immediately if muxout lo goes low at any point.

#### 2. Periodic Tick Generation

• Generates a periodic tick approximately every 1 million clock cycles (frequency dependent on system clock), used as a periodic trigger to send lock status.

#### 3. Continuous Lock Status Streaming

- On each periodic tick, the current debounced lock status is latched into m axis tdata.
- m axis tvalid is set high, signaling data availability.
- Waits for acknowledgment via m axis tready before clearing the valid signal.

# **Integration and Usage**

- Instantiate within the FPGA block design.
- Connect AXI Stream outputs (m\_axis\_tvalid, m\_axis\_tdata) to the respective AXI Stream input on downstream modules or software interfaces.
- Continuously monitor AXI Stream data in GNU Radio or other software environments, interpreting the least significant bit of received data as the current lock status.
- No external trigger required; status is automatically updated at periodic intervals, ensuring constant lock state monitoring.