# 16-bit microprocessor



#### Overview:

I built a programmable 16-bit computer using only simple logic gates. The 16-bit computer is just able to add and subtract.





## Clock module:

The computer's clock is used to synchronize all operations. The clock we're building is based on the popular 555 timer IC.

Our clock is adjustable-speed (from less than 1Hz to a few hundred Hz). The clock can also be put into a manual mode where you push a button to advance each clock cycle. This will be a really useful feature for debugging the computer later on.

The timer 555ic has 3 mode to generate pulses:

- 1. Monostable .
- 2. Astable.
- 3. Bi –stable.

#### Internal Block Diagram



#### 1. Monostable Operation



Figure 1. Monoatable Circuit



#### 2. Astable Operation





Figure 5. Astable Circuit

#### 3. Bi -stable.



Using the 3 module we could make our clock for microprocessor like this is schematic:



Note: the label (HLT) coming from control logic (CPU).

Note: we using logic gate to control in clock manual or by CPU or stop it or get one plus.

## Registers:

Most CPUs have a number of registers which store small amounts of data that the CPU is processing. In our simple, we'll build three 16-bit registers: A, B, and IR. The A and B registers are general-purpose registers. IR (the instruction register) works similarly, but we'll only use it for storing the current instruction that's being executed.

We used a 4-bits D-type Register to store data and like a function table in datasheet of 74173-IC we control a data enable to store data in register and using Octal Bus Transceiver 74245-IC could control when appear the storing data on the bus.

<u>Note:</u> write data on register or reading from it is a (Active Low)pins, put reset pin is (Active High).



4-bits D-type Register 74173-IC



Octal Bus Transceiver 74245-IC



R73 B-REG R64 R72 R63 R71 R62 8770 880 R61 R89 8588 R60 888 88 8588 R59 R87 R58 R86

### Arithmetic logic unit (ALU):

The arithmetic logic unit (ALU) part of a CPU is usually capable of performing various arithmetic, bitwise, and comparison operations on binary numbers. In our simple, the ALU is just able to add and subtract. It's connected to the A and B registers and outputs either the sum of A+B or the difference of A-B.

Using 4-Bit Binary Adder with Fast Carry (74183-IC) and connect them together to get 16 bit (Carry output to Carry input), enter b-register in XOR gate(Exclusive-OR Gate) to control add or subtract (subtract done in two's complement). Using Octal Bus Transceiver 74245-IC control to appear data on bus.

We do a carry flag because if the output of adder is be more than 16-bit send high to CPU, and do a zero flag check if the output of ALU is zero -using NOR gate - then don't complete the programming because no data. Then store data of flags in 2-bit register and connect the output of register to CPU.







## **Exclusive-OR Gate(XOR Gate 7486-IC)**

Logic Diagram





# 4-Bit Binary Adder with Fast Carry(74183-IC)

# **Connection Diagram**



## **Function Table**

| Inp | Output |   |
|-----|--------|---|
| Α   | В      | Y |
| L   | L      | Н |
| L   | Н      | L |
| Н   | L      | L |
| Н   | Н      | L |

 $Y = \overline{A + B}$ 

H = HIGH Logic Level
L = LOW Logic Level

NOR Gate (7402-IC)

## Random access memory (RAM) module:

The random access memory (RAM) stores the program the computer is executing as well as any data the program needs. Our computer uses 12-bit addresses which means it will only have 64 Kilo-bytes of RAM.

We use 6264-IC (8K x 8 Bit Fast Static RAM) we can read and write data from bus and save data in 12 address, we save address in Memory Address Register (MAR) we used 12-bit D-type register and using Quad 2-Line to 1-Line Data Selectors/Multiplexers (74175-IC) to select if we enter data and address manual from switches or from bus.



#### TRUTH TABLE (X = Don't Care)

| E1 | E2 | G | W | Mode            | V <sub>CC</sub> Current             | Output | Cycle       |
|----|----|---|---|-----------------|-------------------------------------|--------|-------------|
| Н  | Х  | X | Х | Not Selected    | I <sub>SB1</sub> , I <sub>SB2</sub> | High-Z | _           |
| X  | L  | X | Х | Not Selected    | ISB1, ISB2                          | High-Z | _           |
| L  | Н  | Н | Н | Output Disabled | ICCA                                | High-Z | _           |
| L  | Н  | L | Н | Read            | ICCA                                | Dout   | Read Cycle  |
| L  | Н  | X | L | Write           | ICCA                                | High-Z | Write Cycle |

6264-IC (8K x 8 Bit Fast Static RAM)





# **Connection Diagrams**



## Logic Diagrams



Function Table

|        | 88        | Г |   |   |   |   |
|--------|-----------|---|---|---|---|---|
| ut Y   | DM74LS158 | Ξ | Ξ | _ | Ξ | _ |
| Ontb   | DM74LS157 | ٦ | ٦ | Ξ | ٦ | Ξ |
|        | 8         | × | × | × | _ | Ξ |
| uts    | A         | × | _ | Ŧ | × | × |
| Inputs | Select    | × | _ | _ | Ξ | Ξ |
|        | Strobe    | I | _ | _ | _ | _ |

Quad 2-Line to 1-Line Data Selectors/Multiplexers (74175-IC)

## Program counter

The program counter (PC) counts in binary to keep track of which instruction the computer is currently executing. Using 4-Bit Binary Counters (74161-IC) that is have enable and rest don't like 74190-IC that have enable and not have rest or 74192-IC that don't have EN, the EN use to stop counter, we used counter 12-bit to change the address of MAD. Using the 74245-IC to contral when appear the data on bus





## **4-Bit Binary Counters**

### Output register

The output register is similar to any other register (like the A and B registers) except rather than displaying its contents in binary on 16 LEDs, it displays its contents in HEX on a 7-segment display (we make two way display and LEDs). Doing that requires some complex logic; luckily there's an easier way: using EEPROM.

We use 2 EEPROM first one to appear first 8-bit on 2 digit in HEX and second to appear second 2 digit and sign of number, The switch change from unsigned to sign number,. Using Dual 2-to-4 line decoder/demultiplexer(74139-IC) to select which 7-seg is read data from EEPROM and using a timer 555lm and 2 j-k flip-flop(74107-IC), as a 2 bit counter, to change the select of Demultiplexer -In high frequency all 7-seg is appear different data in same time. Using 8-bit D-type (74273-IC) to save data from bus.



| 107            |      |      |      |            |                  |  |
|----------------|------|------|------|------------|------------------|--|
| FUNCTION TABLE |      |      |      |            |                  |  |
|                | INPU | OUTF | PUTS |            |                  |  |
| CLR            | CLK  | J    | K    | Q          | ₫                |  |
| L              | ×    | ×    | ×    | L          | н                |  |
| н              | n    | L    | L    | $\alpha_0$ | $\overline{a}_0$ |  |
| н              | л.   | н    | L    | н          | L                |  |
| н              | 11.  | L    | н    | L          | н                |  |
| н              | л    | н    | н    | TOG        | GLE              |  |

| 'LS107A<br>FUNCTION TABLE |      |     |      |     |             |  |
|---------------------------|------|-----|------|-----|-------------|--|
|                           | INPU | OUT | PUTS |     |             |  |
| CLR                       | CLK  | J   | K    | Q   | ₫           |  |
| L                         | ×    | ×   | ×    | Ł   | н           |  |
| н                         | 1    | L   | L    | o₀  | $\bar{a}_0$ |  |
| н                         | 4    | н   | L    | н   | L           |  |
| н                         | 4    | L.  | H    | L   | н           |  |
| н-                        | 4    | Η.  | н    | TOG | GLE         |  |
| н                         | н    | ×   | ×    | α₀  | ₫0          |  |



# **DUAL J-K FLIP-FLOPS WITH CLEAR(74107-IC)**

| DA J PACNAGE<br>. N PACKAGE<br>D OR N PACKAGE<br>VIEW) | 14<br>10<br>10<br>10<br>20<br>20<br>20<br>20                 |                       | OUTPUTS | o<br>o | н | T. | *** |
|--------------------------------------------------------|--------------------------------------------------------------|-----------------------|---------|--------|---|----|-----|
| N PACKAGE<br>O OR N PACK                               | * 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5                      | TABLE                 |         | ×      | × | ×  | ;   |
| 6 N PA(                                                | P                                                            | 76<br>10N             |         | 7      | × | ×  | :   |
| SN5476, SN54LS76A<br>SN7476 N  <br>SN74LS76A D O       | CLR C C CRRCK                                                | '76<br>FUNCTION TABLE | INPUTS  | CLK    | × | ×  | ;   |
| SN74LS                                                 | 10LK<br>1 PRE<br>1 CLR<br>1 J VCC<br>2 CLK<br>2 PRE<br>2 CLR |                       | 2       | CLR    | Ξ | ٦  | ,   |
| 20                                                     |                                                              |                       |         | RE     | _ | I  |     |

|     |                |      | _   | _ |   |   |        |   |   |     |
|-----|----------------|------|-----|---|---|---|--------|---|---|-----|
|     |                | STO  | O   | ٦ | Ι | Ŧ | o<br>0 | ٦ | I | GLE |
|     |                | OUT  | ٥   | I | د | Ť | o      | I | ٦ | TOG |
|     | LABLE          |      | ×   | × | × | × | _      | _ | I | I   |
| 94, | NO             |      | 7   | × | × | × | _      | I | _ | I   |
|     | FUNCTION TABLE | PUTS | CLK | × | × | × | ረ      | ረ | ረ | ረ   |
|     |                | Z    | CLR | I | _ | ٦ | I      | I | I | I   |
|     |                |      | PRE | ٦ | I | ٦ | I      | I | I | I   |

| INPUTS                                                                  |     |     | 101      | LS/6A |      |      |     |
|-------------------------------------------------------------------------|-----|-----|----------|-------|------|------|-----|
| NPUTS CLR CLK                       |     |     | Z C      | 2     | ABLE |      |     |
| CLR CLK X X X Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z                           |     | Z   | PUTS     |       |      | OUTP | UTS |
| x x x + + + + + ± x x x x x x x x x x x                                 | PRE | CLR | CLK      | 7     | ¥    | O    | la  |
| x x + + + + + + + + + + + + + + + + + +                                 | _   | Ξ   | ×        | ×     | ×    | I    | ٦   |
| x + + + + x<br>x - + + + x<br>x + - x<br>x x                            | Ι   | ٦   | ×        | ×     | ×    | _    | I   |
| 11111<br>1+++<br>1 + + + + ×<br>1 + + + + + + + + + + + + + + + + + + + | ٦   | ٦   | ×        | ×     | ×    | Ė    | ī   |
|                                                                         | I   | I   | <b>→</b> | _     | _    | ô    | lg  |
|                                                                         | I   | I   | -        | I     | _    | I    | ٦   |
| I ×<br>→ I                                                              | Ι   | I   | <b>→</b> | _     | I    | _    | I   |
| × × 1                                                                   | I   | I   | +        | I     | I    | TOGG | 3.E |
|                                                                         | Ξ   | I   | I        | ×     | ×    | o    | lδ  |

† This configuration is nonstable; that is, it will not persist when either preset or clear returns to its inactive (high)

# **DUAL J-K FLIP-FLOPS WITH CLEAR(7476-IC)**



Decoder/Demultiplexer(74138-IC&74139-IC)



## 8-Bit Register with Clear(74273-IC)





#### **Pin Configurations**

| Pin Name    | Function            |
|-------------|---------------------|
| A0 - A10    | Addresses           |
| CE          | Chip Enable         |
| ŌĒ          | Output Enable       |
| WE          | Write Enable        |
| 1/00 - 1/07 | Data Inputs/Outputs |
| NC          | No Connect          |
| DC          | Don't Connect       |



# **EEPROM (28c16-IC)**

# CPU control logic

The control logic is the heart of the CPU. It's what defines the opcodes the processor recognizes and what happens when it executes each instruction.

Using counter 74161-IC -to change the program to next step- and Dual 3-to-8 line decoder/demultiplexer(74138-IC) -to rest counter after 5 times- the Button to Reset all processor.



# Bringing it all together



#### Fx:

#### Sum of two number:

First we put data manual in RAM by switches:

| Address        | Data                    |
|----------------|-------------------------|
| 0000 0000 0000 | 0001 0000 0000 1110     |
| 0000 0000 0001 | 0010 0000 0000 1111     |
| 0000 0000 0010 | 1110 0000 0000 0000     |
| 0000 0000 1110 | 0000 0000 0001 1100 (A) |
| 0000 0000 1111 | 0000 0000 0000 1110 (B) |

CPU will do that before every next steps so make them as a function and name it "CPU-SET":

#### "CPU-SET":

- 1. Counter output (CO) set to appear on bus, Memory address register input (MI) set to read from the bus (counter data).
- 2. RAM Output (RO) set to appear the data saved in the address -which set in step (1), the instruction register input (II) is set to read data from the bus -which in RAM- and save it, then counter enable (CE) is set to increase the counter (+1).

#### Second LDA:

- 1. "CPU-SET"
- 2. the instruction register Output (IO) is set and appear data in bus ,then Memory address register input (MI) set to read from the bus (instruction register) -it's read only first 12-bits.
- 3. RAM Output (RO) set to appear the data saved in the address -which set in last Step, the A register input (AI) is set to read data from the bus -which in RAM- and save it.

#### Third ADD:

- 1. "CPU-SET".
- 2. the instruction register Output (IO) is set and appear data in bus ,then Memory address register input (MI) set to read from the bus (instruction register) -it's read only first 12-bits.
- 3. RAM Output (RO) set to appear the data saved in the address -which set in last Step, the B register input (BI) is set to read data from the bus -which in RAM- and save it.
- 4. ALU Output (EO) is set to appear data on bus then , the A register input (AI) is set to read data from the bus -which in ALU- and save it.

#### Last OUT:

- 1. "CPU-SET".
- 2. the A register output (AO) is set and appear data in bus, then the output register input (OI) is set to save data from bus -the sum of two numbers- and appear it on display(7-seg) and 16 LEDs.

| LDA   | ADD   | OUT   |
|-------|-------|-------|
| C     | 0     | MI    |
| RO    | II    | CE    |
| IO MI | IO MI | AO OI |
| RO AI | RO BI |       |
|       | EO AI |       |