# 浙江大学 2018 - 2019 学年秋冬学期 《计算机组成与设计》课程期末考试试卷

课程号: 67190020 ,开课学院: 信息与电子工程学院

考试试卷: √A卷、B卷(请在选定项上打√) 考试形式: √闭、开卷(请在选定项上打√), 允许带1张 A4 大小的手写资料和计算器入场 考试日期: 2019 年 1 月 25 日, 考试时间: 120 分钟 诚信考试,沉着应考,杜绝违纪。 考生姓名: 所属院系(专业):  $\equiv$ 四 六 七 八 总分 Ŧī. 评卷人 I. CHOICE (60 points) 1. Which number representation can be used to represents a negative number? ( ) A. Two's Complement B. One's Complement C. Signed Magnitude D. All of above

2. Suppose we have made the following measurements,

Frequency of Instruction A= 25%

Average CPI (clock cycles per instruction) of Instruction A= 4.0

Average CPI of other instructions = 1.2

Frequency of Instruction B= 2%

Average CPI of Instruction B= 20

If we decrease the CPI of Instruction B to 7, calculate the total CPI. (

A. 1.64

题序

得分

- B. 1.54
- C. 1.36
- D. None of the above.
- 3. Two processors A and B have clock frequencies of 700 MHz and 900 MHz, respectively. Suppose A can execute an instruction with an average of three steps and B can execute with an average of five steps. For the execution of the same instruction which processor is faster?

(\_\_\_\_) A

- A. A
- B. B
- C. Both take the same time
- D. Insufficient information

| 4. The MIPS addressing mode of "j 254" is (). B                                                             |
|-------------------------------------------------------------------------------------------------------------|
| A. Immediate addressing                                                                                     |
| B. Pseudodirect addressing                                                                                  |
| C. PC-relative addressing                                                                                   |
| D. None of the above.                                                                                       |
| 5. The L1 cache on a high-end processor is most likely to use which technology? () C                        |
| A. flash                                                                                                    |
| B. magnetic disk                                                                                            |
| C. SRAM                                                                                                     |
| D. DRAM                                                                                                     |
| 6. Pipelining a processor implementation probably won't do which of the following: () A                     |
| A. decrease latency                                                                                         |
| B. increase throughput                                                                                      |
| C. allow a faster clock rate                                                                                |
| D. all of the above probably will happen                                                                    |
| 7. What is an advantage of increasing the number of pipelines? () C                                         |
| A. Less complex circuit                                                                                     |
| B. Faster computation on a whole instruction                                                                |
| C. Faster clock speed                                                                                       |
| D. Increased clock period                                                                                   |
| 8. The execution of the following two instructions may have the () hazard. C                                |
| 1 w  R3, 0 (R2)                                                                                             |
| 1 w  R2, O(R1)                                                                                              |
| A. RAW (Read after Write)                                                                                   |
| B. WAW (Write after Write)                                                                                  |
| C. WAR (Write after Read)                                                                                   |
| D. No hazards                                                                                               |
| 9. The main purpose of having memory hierarchy is to (). D                                                  |
| A. Reduce access time                                                                                       |
| B. Provide large capacity                                                                                   |
| C. Reduce propagation time                                                                                  |
| D. Reduce access time & provide large capacity                                                              |
| 10. Suppose you have a cache with capacity of 2 <sup>15</sup> bytes, with 32-byte blocks. Assume 8 bits are |
| used to select the set. What is the associativity of the cache? () C                                        |
| A. The cache is direct-mapped.                                                                              |
| B. The cache is two-way set associative.                                                                    |
| C. The cache is four-way set associative.                                                                   |
| D. None of the above.                                                                                       |

| associativity! G                  | the with 8B blocks, and a total size of 64B. However, you forgot the given this sequence of accesses on word-addressed memory (4B), what is the |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| associativity? (                  |                                                                                                                                                 |
|                                   | 2 (MISS), 15 (MISS), 17 (MISS), 0 (HIT), 32 (MISS), 1 (MISS)                                                                                    |
| A. Fully associative              | e (8-way)                                                                                                                                       |
| B. 4-way                          |                                                                                                                                                 |
| C. 2-way                          |                                                                                                                                                 |
| D. Direct-mapped                  |                                                                                                                                                 |
| 12. You have two c                | aches:                                                                                                                                          |
| <ul> <li>Direct mapped</li> </ul> | (DM) cache: 2 tag bits, 1 index bit, 1 offset bit                                                                                               |
| • 2-way set assoc                 | ciative (SA) cache: 3 tag bits, 0 index bits, 1 offset bit.                                                                                     |
| Assume MRU (mo                    | ost recently used) replacement policy. Calculate the miss rate on the following                                                                 |
| sequence of acc                   | cesses: 0, 1, 2, 5, 3. () A                                                                                                                     |
| A. DM: 0.6                        | SA: 0.8                                                                                                                                         |
| B. DM: 1                          | SA: 0.6                                                                                                                                         |
| C. DM: 0.4                        | SA: 0.4                                                                                                                                         |
| D. DM: 0.6                        | SA: 1                                                                                                                                           |
| 13. For a 32-bit ca               | ache-memory system, a 16KB, 4-way set-associative cache has 4 words cache                                                                       |
| line size, how n                  | nany bits are there in such cache's tag? () A                                                                                                   |
| A. 20                             |                                                                                                                                                 |
| B. 21                             |                                                                                                                                                 |
| C. 22                             |                                                                                                                                                 |
| D. None of the abo                | ve.                                                                                                                                             |
| 14. If a system is 64             | 4-bit machine, then the length of each word will be (). B                                                                                       |
| A. 4 bytes                        |                                                                                                                                                 |
| B. 8 bytes                        |                                                                                                                                                 |
| C. 16 bytes                       |                                                                                                                                                 |
| D. 12 bytes                       |                                                                                                                                                 |
| 15. Increasing asso               | ciativity can reduce (). C                                                                                                                      |
| A. Compulsory mis                 | sses (cold-start misses)                                                                                                                        |
| B. Capacity misses                |                                                                                                                                                 |
| C. Conflict misses                | (collision misses)                                                                                                                              |
| D. All three misses               |                                                                                                                                                 |
| 16. Which of the fo               | ollowing situation will not happen? () D                                                                                                        |
| A. TLB (Translatio                | n-lookaside Buffer) miss, Cache hit, Page hit                                                                                                   |
| B. TLB miss, Cach                 | e miss, Page hit                                                                                                                                |
| C. TLB miss, Cach                 | e miss, Page miss                                                                                                                               |
| D. TLB hit, Cache                 | miss, Page miss                                                                                                                                 |

| 17. If we want to construct a PTE (Page Table Entry) where there are mags for writable, valid, and |
|----------------------------------------------------------------------------------------------------|
| Dirty. And we have a total of 1 TB space in Main Memory. Each page also has the size of 8          |
| KB, what is the minimum number of bits we need to fill up the PTE? () B                            |
| A. 28 bits                                                                                         |
| B. 30 bits                                                                                         |
| C. 32 bits                                                                                         |
| D. 33 bits                                                                                         |
|                                                                                                    |
| 18. What is the decimal of the binary real number $10.11 \times 2^{-1}$ ? ()                       |
| A. 1.5                                                                                             |
| B. 2.75                                                                                            |
| C. 2.625                                                                                           |
| D. 1.375                                                                                           |
| 10 T. J. 1. (1.01.) C. 120. (1.0.) D.                                                              |
| 19. Two's complement in 8 bits for -128 is (). B                                                   |
| A. 0100 0000                                                                                       |
| B. 1000 0000                                                                                       |
| C. 0000 0000                                                                                       |
| D. Overflow                                                                                        |
| 20. The unit which acts as an intermediate agent between memory and backing store to reduce        |
| process time is (). D                                                                              |
| A. TLB's                                                                                           |
| B. Registers                                                                                       |
| C. Page tables                                                                                     |
| D. Cache                                                                                           |
|                                                                                                    |

#### II. TRUE OR FALSE (10 points)

- 1. \_ T \_ In 8-bit two's complement numbers, the negative of 10101101 (binary) is 01010011.
- 2. T The physical memory is not as large as the address space spanned by the processor.
- 3. \_ T \_ Both multithreading and multicore rely on parallelism to get more efficiency from a chip.
- 4. T The directly mapped cache no replacement algorithm is required.
- 5. \_ T \_Multiple levels of page tables can also be used to reduce the total amount of page table storage.
- 6. F\_To help the operating system estimate the LRU pages, some computers provide a dirty bit, which is set whenever a page is accessed.
- 7. \_ F \_In virtual memory, the number of entries of a page table is equals to the physical page number.
- 8. F The starting address of the page table is stored in TLB.
- 9.\_ F \_Write-through: A scheme that handles writes by updating values only to the block in the cache, then writing the modified block to the lower level of the hierarchy when the block is replaced.
- 10. F For L2 cache, reducing hit time is as important as reducing miss rate.

### III. PIPELINE (10 points)

Consider the standard MIPS 5 stage pipeline. The bypass is allowed, including the bypass from MEM stage. The register write to the register file is executed in the first half of the clock cycle, and the register read from the register file is executed in the second half of the clock cycle. For your reference, refer to the figure in page 6. For this question, we will use the following code to evaluate the pipeline's performance:

```
1
    add
            $t2, $s1, $sp
2
    1w
            $t1, $t1, 0
3
    addi
            $t2, $t1, 7
    add
            $t1, $s2, $sp
5
    1w
            $t1, $t1, 0
6
    addi
            $t1, $t1, 9
7
            $t1, $t1, $t2
    sub
```

Using the standard MIPS pipeline, identify whether the value for each register operand is coming from the bypass or from the register file. For clarity, please write **REG or BYPASS** in each box.

| Instruction | Src Operand 1 | Src Operand 2 |
|-------------|---------------|---------------|
| 1           |               |               |
| 2           |               | N/A           |
| 3           |               | N/A           |
| 4           |               |               |
| 5           |               | N/A           |
| 6           |               | N/A           |
| 7           |               |               |

#### Solution:

| Instruction | Src Operand 1 | Src Operand 2 |
|-------------|---------------|---------------|
| 1           | Register File | Register File |
| 2           | Register File | N/A           |
| 3           | Bypass        | N/A           |
| 4           | Register File | Register File |
| 5           | Bypass        | N/A           |
| 6           | Bypass        | N/A           |
| 7           | Bypass        | Register File |

(each blank 1 point)



## IV. CACHE (12 points)

Consider a computer with an 8-bit address space and a direct-mapped 64-byte data cache containing 16-byte cache blocks.

1. How many sets are in the cache?

2. The table below shows a trace of addresses accessed by the processor. Assume the cache is initially empty. For each access, please **indicate whether it hits or misses.** 

| Hex Address | Binary Address | Hit/Miss |
|-------------|----------------|----------|
| 00          | 00000000       |          |
| 20          | 00100000       |          |
| 0A          | 00001010       |          |
| 86          | 10000110       |          |
| 06          | 00000110       |          |
| F1          | 11110001       |          |
| 33          | 00110011       |          |
| 70          | 01110000       |          |
| 01          | 00000001       |          |
| 7A          | 01111010       |          |

#### Solution:

1. 4 (2 points)

2.

| Hex Address | Binary Address | Hit/Miss |
|-------------|----------------|----------|
| 00          | 00000000       | M        |
| 20          | 00100000       | M        |
| 0A          | 00001010       | Н        |
| 86          | 10000110       | M        |
| 06          | 00000110       | M        |
| F1          | 11110001       | M        |
| 33          | 00110011       | M        |
| 70          | 01110000       | M        |
| 01          | 0000001        | Н        |
| 7A          | 01111010       | Н        |

(each blank 1 point)

## V. VIRTUAL MEMORY (8 points)

Assume a system that has:

- A two-way set associate TLB
- A TLB with 8 entries total
- 28-byte page size
- 2<sup>16</sup> bytes of virtual memory

**TLB** 

| - 32  |      |              |       |
|-------|------|--------------|-------|
| Index | Tag  | Frame Number | Valid |
| 0     | 0x27 | 0xC6         | 1     |
| 0     | 0x29 | 0x73         | 1     |
| 1     | 0x11 | 0xFF         | 0     |
| 1     | 0x0A | 0xEC         | 1     |
| 2     | 0x29 | 0xCD         | 1     |
| 2     | 0x3A | 0xAB         | 1     |
| 3     | 0x32 | 0xFB         | 0     |
| 3     | 0x23 | 0x46         | 0     |

According to the TLB to fill in the table. Strike out anything that you don't have enough information to fill in. If you don't have enough information to fill the blank, fill the blank with "/".

| Virtual Address | Physical Address |
|-----------------|------------------|
| 0xA601          |                  |
| 0x8F0F          |                  |
| 0x2933          |                  |
| 0x2839          |                  |

Solution:

| Virtual Address | Physical Address |
|-----------------|------------------|
| 0xA601          | 0xCD01           |
| 0x8F0F          | /                |
| 0x2933          | 0xEC33           |
| 0x2839          | /                |

(each blank 2 points)