# DIC Projekt 1

Serielle Kommunikation mit einem uC

Autor: Patrick Wintner, 5BHEL Betreuer: Lezuo

 $Abgabed atum:\ 20.02.2021$ 

# Contents

| 1 | Allg | gmeines                                                   | 2  |
|---|------|-----------------------------------------------------------|----|
|   | 1.1  | Aufgabenstellung                                          | 2  |
|   | 1.2  | RS485                                                     | 2  |
|   | 1.3  | MAX485                                                    | 4  |
|   | 1.4  | Pegel                                                     | 4  |
|   | 1.5  | Half-Duplex                                               | 4  |
| 2 | Kor  | nfiguration des STM32F030F4                               | 5  |
|   | 2.1  | Einführung                                                | 5  |
|   | 2.2  | Memory Organization                                       | 6  |
|   | 2.3  | Boot-Konfiguration                                        | 8  |
|   | 2.4  | Pin-Konfiguration                                         | 8  |
|   |      | 2.4.1 Allgemeines                                         | 8  |
|   |      | 2.4.2 Konfiguration der Register                          | 9  |
|   |      |                                                           | 13 |
|   | 2.5  | Takt-Konfiguration                                        | 14 |
|   |      |                                                           | 14 |
|   |      | 2.5.2 Konfiguration der Register                          | 16 |
|   |      | 2.5.3 Implementierung in C                                | 22 |
|   | 2.6  | Konfiguration des ADC                                     | 23 |
|   |      |                                                           | 23 |
|   |      | 2.6.2 Konfiguration der Register                          | 27 |
|   |      | 2.6.3 Implementierung in C                                | 34 |
|   | 2.7  | Konfiguration der USART                                   | 35 |
|   |      |                                                           | 35 |
|   |      | 2.7.2 Konfiguration der Register                          | 35 |
|   | 2.8  | Konfiguration des NVIC und Implementierung der Interrupt- |    |
|   |      |                                                           | 12 |
|   | 2.9  | Implementierung in C                                      | 12 |

# Chapter 1

# Allgmeines

# 1.1 Aufgabenstellung

Ein 10 Byte großer Buffer, welcher Messdaten des ADC eines STM32F030FuCs enthält, soll über RS485 per USART3 übertragen werden, wenn Daten über USART3 empfangen werden. Ein MAX485 ist auf die Pins PC10 und PC11 geroutet, weiters werden eine Baud-Rate von 38400 und ungerade Parität verwendet.

# 1.2 RS485

RS485 ist ein Industriestandard für eine Schnittstelle für serielle Datenkommunikation, welcher eine symmetrische Leitung nutzt.

RS-485 nutzt ein Leiterpaar, wobei einer diese Leitungen invertiert und die andere nicht invertiert ist, um den Pegel eines 1-Bit-Signals zu übertragen. Der Empfänger wertet dann nur die Differenz aus, was den Vorteil hat, dass Gleichtaktstörungen (also ein unerwünschter Offset auf den Leitungen) keinen Einfluss mehr auf die Übertragung haben. Weiters sind nur die elektrischen Spezifikationen definiert, weshalb das Übertragungsprotokoll gewählt werden kann, was dazu führt, das Bausteine mehrerer Hersteller oftmals nicht kompatibel zueinander sind.

Senderseitig betragen die Signalspannungen mindestens +/-1,5V und höchstens +/-6V. Der Treiber wird oft als Brückenschaltung ausgeführt.

Empfangsseitig muss die Umschaltschwelle im Bereich von +/-1,2V liegen. RS485 wird meistens im half-duplex betrieben (würden zwei Aderpaare verwendet werden, könnte ein Full-Duplex-Betrieb stattfinden) und ist multipointfähig, was bedeutet, dass mehrere Teilnehmer an einem Bus angeschlossen

werden können. Die Maximalanzahl an Teilnehmern, welche 32 beträgt, kann erhöht werden, indem Teilnehmer mit geringerer "Unit Load" verwendet werden, wodurch die Teilnehmerzahl bei entsrechend geringer Unit Load auf 256 erhöht werden kann.

Da RS485 ein Bussystem ist, sollten an den Enden der Leitung Terminierungswiderstände von je 120Ohm angeschlossen werden. Optional können diese zu Bias-Netzwerken ausgebaut werden, um den Störabstand bei inaktiven Treibern zu verbessern.

#### Spezifikationen:

• Anzahl Empfänger: 32

• Maximale Leitungslänge: 1200m

• Maximale Datenübertragungsrate: 120Mb/s

 $\bullet$  Gleichtakt-Eingangsspannung: -7 bis +12V

• Eingangswiderstand des Empfängers: 12kOhm (1 Unit Load)

• Eingangsempfindlichkeit des Empfängers: +/-200mV

|    |       |       |   | Receive                          | r  |         |
|----|-------|-------|---|----------------------------------|----|---------|
| Т  | ransı | nitte | r | A - B                            | RE | RO      |
| DI | DE    | Y     | z | <i>U</i> <sub>ID</sub> ≥ 0,2 V   | L  | Н       |
| Н  | Н     | Н     | L | 0,2 V > U <sub>ID</sub> > -0,2 V | L  | n. def. |
| L  | Н     | L     | Н | <i>U</i> <sub>ID</sub> ≤ −0,2 V  | L  | L       |
| Х  | L     | Z     | Z | х                                | Н  | Z       |
|    | ·     |       |   | Open                             | L  | n. def. |

## Transmitter:

DI ... drive input

DE ... drive enable input

Y ... n. inv. driver output

Z ... inv. driver output

Receiver

A ... receiver input for Y

B ... receiver input for Z

/RE ... receiver enable (active Low)

RO ... receiver output

Kompatibilität zu RS-422: RS-485-Bauteile können bei RS-422-Nethwerken verwendet werden, umgekehrt nicht immer.

# 1.3 MAX485

Hierbei handelt es sich um einen Transceiver (= sowohl Sender als auch Empfänger) für den RS-485-Standard mit folgenden Eigenschaften: half-duplex, Datenrate = 2,5Mb/s, kein Limit bei Slew Rate, Driver/Receiver Enable, quiescent current = 300uA, Anzahl an möglichen Empfängern = 32 und einer Pin-Anzahl von Acht. Logik-Pegel befinden sich auf Seite 2 des Datenblattes, Beschreibungen der Pins auf Seite 7.

# 1.4 Pegel

Logikpegel dienen der Repräsentation von den logischen Werten 0 und 1 in der Digitaltechnik. Diese sind oft Spannungen. Es wird zwischen Low-Pegeln (L-Pegeln, Low, L) und High-Pegeln (H-Pegeln, High, H) unterschieden. Bei Spezifikationen werden für L Maximal- und für H Minimalpegel vorgegeben:

 $V_{\text{IL}}$  ... maximale Eingangsspannung, bei welcher noch arantiert wird, dass diese als L interpretiert wird

 $V_{\text{IH}}$  ... minimale Eingangsspannung, bei welcher noch garantiert wird, dass diese als H interpretiert wird

Vol ... maximale Ausgangsspannung für L

Voн ... minimale Ausgangsspannung für H

Zusätzlich gilt, dass  $V_{\text{IL}} > V_{\text{OL}}$  und dass  $V_{\text{IH}} < V_{\text{OH}}$ . Dadurch soll sichergestellt werden, dass Eingänge die Werte der ihnen angeschlossenen Ausgänge richtig interpretieren können.

# 1.5 Half-Duplex

Duplex ... Richtungsunabhängigkeit eines Kommunikationskanals half-duplex: Daten können abwechselnd, aber nicht gleichzeitig, übertragen und empfangen werden.

# Chapter 2

# Konfiguration des STM32F030F4

# 2.1 Einführung

Beim STM32F030F4-Chip handelt es sich um einen auf ARMv6-M-basierten Microkontroller, welcher mit maximal 48MHz arbeitet, 16kB Flash-Speicher und 4kB SRAM aufweist und eine Reihe von Peripheriegeräten, darunter USART-Schnittstellen und einen ADC enthält. Aus der Tabelle 2 des Datenblattes auf Seite 10 geht hervor, dass Chips der STM32F030xF-Serie lediglich über die USART1-Schnittstelle verfügen, weshalb, entgegen der Aufgabenstellung, USART1 anstatt USART3 verwendet wird und deshalb auch nicht die Pins PC10 und PC11 zum Anschluss des MAX485 verwendet werden.

Table 2. STM32F030x4/x6/x8/xC family device features and peripheral counts

| Perip                    | heral                    | STM32<br>F030F4          | STM32<br>F030K6           | STM32<br>F030C6           | STM32<br>F030C8                 | STM32<br>F030CC           | STM32<br>F030R8           | STM32<br>F030RC           |  |
|--------------------------|--------------------------|--------------------------|---------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--|
| Flash (Kbyt              | es)                      | 16                       | 32                        | 32                        | 64                              | 256                       | 64                        | 256                       |  |
| SRAM (Kby                | rtes)                    |                          | 4                         |                           | 8                               | 32                        | 8                         | 32                        |  |
|                          | Advanced control         |                          |                           |                           | 1 (16-bit)                      |                           |                           |                           |  |
| Timers                   | General purpose          |                          | 4 (16-bit) <sup>(1)</sup> |                           |                                 | 5 (1                      | 6-bit)                    |                           |  |
|                          | Basic - 1 <sup>(3)</sup> |                          | 1 (16-bit) <sup>(2)</sup> | 2 (16-bit)                | 1 (16-bit) <sup>(2)</sup>       | 2 (16-bit)                |                           |                           |  |
|                          | SPI                      |                          | 1 <sup>(3)</sup>          |                           |                                 |                           | 2                         |                           |  |
| Comm.<br>interfaces      | I <sup>2</sup> C         |                          | 1 <sup>(4)</sup>          |                           |                                 |                           | 2                         |                           |  |
| Interruces               | USART                    |                          | 1 <sup>(5)</sup>          |                           | 2 <sup>(6)</sup>                | 6                         | 2 <sup>(6)</sup>          | 6                         |  |
| 12-bit ADC<br>(number of | channels)                | 1<br>(9 ext.<br>+2 int.) | 1<br>(10 ext.<br>+2 int.) | 1<br>(10 ext.<br>+2 int.) | 1<br>(10 ext.<br>+2 int.)       | 1<br>(10 ext.<br>+2 int.) | 1<br>(16 ext.<br>+2 int.) | 1<br>(16 ext.<br>+2 int.) |  |
| GPIOs                    |                          | 15                       | 26                        | 39                        | 39                              | 37                        | 55                        | 51                        |  |
| Max. CPU f               | requency                 |                          | 48 MHz                    |                           |                                 |                           |                           |                           |  |
| Operating voltage        |                          |                          | 2.4 to 3.6 V              |                           |                                 |                           |                           |                           |  |
| Operating temperature    |                          |                          | Amb                       |                           | ng temperatur<br>nperature: -40 |                           |                           |                           |  |
| Packages                 |                          | TSSOP20                  | LQFP32                    |                           | LQFP48                          |                           | LQF                       | P64                       |  |

- 1. TIM15 is not present.
- 2. TIM7 is not present.
- 3. SPI2 is not present.
- 4. I2C2 is not present.
- 5. USART2 to USART6 are not present.
- 6. USART3 to USART6 are not present

In diesem Dokument werden oft Auszüge aus verschiedenen Datenblättern und Reference-Manuals verwendet, dabei wird deren Quelle und die Seitenzahl angegeben. Bei der Quellenangabe wird dabei oft das STM-Reference Manual als RM abgekürzt.

# 2.2 Memory Organization

siehe RMS. 36ff

Sämtliche Speicher (Datenspeicher, Programmspeicher, Register, etc.) befinden sich im selben linearen 4GB-Adressraum, welcher in 8 Bereiche zu je 512MB aufgeteilt ist:



Der für dieses Projekt wichtigste Speicherbereich ist jener zum Ansprechen und zur Konfiguration der Peripherie. Im STM-RM S. 37-41 in der Tabelle 1 werden die Grenzadressen der verschiedenen Speicherbereiche aufgelistet. Folgende sind zur Erfüllung der Aufgabenstellung von Belang:

• Port A: 0x4800 0000 - 0x4800 03FF

• RCC: 0x4002 1000 - 0x4002 13FF

• USART1: 0x4001 3800 - 0x4001 3BFF

• ADC: 0x4001 2400 - 0x4001 27FF

Anmerkung: Bei der Konfiguration der Register sind vor allem die Star-

tadressen wichtig, weil im Reference Manual der Address Offset des jeweiligen Registers angegeben ist.

# 2.3 Boot-Konfiguration

siehe RM S. 43

Der STM32F030F4 kann entweder vom Flash Memory, System Memory oder Embedded RAM gebootet werden. Die Auswahl erfolgt durch das Setzen des nBOOT1 Bit im User Option Byte und durch den logischen Wert am Pin BOOT0. Sofern Letzterer auf Masse gezogen wird, wird unabhängig vom Ersteren immer vom Main Flash gestartet; da entschieden wurde, dass der Bootvorgang vom Flash-Speicher ausgehen soll, ist keine weitere Konfiguration durch Software notwendig.

# 2.4 Pin-Konfiguration

siehe Datenblatt STM32F030F4 S. 25ff und RM S. 127ff

# 2.4.1 Allgemeines

Die Konfiguration der GPIO-Pins erfolgt über 32bit große GPIO-Register. Laut RM verfügt jeder Pin über vier Konfigurationsregister, zwei Datenregister und ein Set/Reset-Register, Pins der Ports A und B verfügen außerdem noch über ein Locking-Register als auch über zwei Alternate-function-Register.

Über die Konfigurationsregister gpiox\_otyper, gpiox\_pupdr und gpiox\_ospeeder werden der Typ, Pull-up/down und die Geschwindigkeit des entsprechenden Pins ausgewählt. Mithilfe von gpiox\_moder wird der Pin entweder als Eingang, Ausgang, alternative Funktion (z. B. USART) oder analog (z. B. für ADC) konfiguriert. Die Datenregister gpio\_idr und gpio\_odr enthalten die Ein- und Ausgangswerte des jeweiligen Pins. Das set/reset-Register wird zum bitweisen Setzen, bzw. Rücksetzen der aussgangsseitigen Bits des Bits, was für diese Aufgabe nicht benötigt wird. Gleiches trifft auch auf das Locking-Register, welches den Schreibzugriff auf einen Pin verhindern kann, zu. Die gpio\_afrl- und gpio\_afrh-Register dienen der Auswahl einer alternativen Funktion am entsprechenden Port.

# 2.4.2 Konfiguration der Register

Anmerkung: Fehlende Register wurden in ihrer Default-Einstellung belassen.

# GPIO port mode register

Auszug aus RM S. 136:

# 8.4.1 GPIO port mode register (GPIOx\_MODER) (x =A..D, F)

Address offset:0x00

Reset values:

- 0x2800 0000 for port A
- 0x0000 0000 for other ports

| 31   | 30       | 29    | 28       | 27   | 26       | 25    | 24       | 23   | 22       | 21    | 20       | 19   | 18      | 17   | 16      |
|------|----------|-------|----------|------|----------|-------|----------|------|----------|-------|----------|------|---------|------|---------|
| MODE | R15[1:0] | MODER | R14[1:0] | MODE | R13[1:0] | MODER | R12[1:0] | MODE | R11[1:0] | MODER | R10[1:0] | MODE | R9[1:0] | MODE | R8[1:0] |
| rw   | rw       | rw    | rw       | rw   | rw       | rw    | rw       | rw   | rw       | rw    | rw       | rw   | rw      | rw   | rw      |
| 15   | 14       | 13    | 12       | 11   | 10       | 9     | 8        | 7    | 6        | 5     | 4        | 3    | 2       | 1    | 0       |
| MODE | R7[1:0]  | MODE  | R6[1:0]  | MODE | R5[1:0]  | MODE  | R4[1:0]  | MODE | R3[1:0]  | MODE  | R2[1:0]  | MODE | R1[1:0] | MODE | R0[1:0] |
| rw   | rw       | rw    | rw       | rw   | rw       | rw    | rw       | rw   | rw       | rw    | rw       | rw   | rw      | rw   | rw      |

Bits 2y+1:2y MODERy[1:0]: Port x configuration bits (y = 0..15)

These bits are written by software to configure the I/O mode.

00: Input mode (reset state)

01: General purpose output mode

10: Alternate function mode

11: Analog mode

Auszug aus STM-Datenblatt S. 29 und 31:

Table 11. STM32F030x4/6/8/C pin definitions (continued)

| ı      | Pin nuı | mber   |         |                                       |          |               |       | Pin fur                                                                                   | nctions                         |
|--------|---------|--------|---------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------|---------------------------------|
| LQFP64 | LQFP48  | LQFP32 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                       | Additional functions            |
| 8      | -       | -      | -       | PC0                                   | I/O      | TTa           | -     | EVENTOUT,<br>USART6_TX <sup>(5)</sup>                                                     | ADC_IN10                        |
| 9      | -       | -      | -       | PC1                                   | I/O      | ТТа           | -     | EVENTOUT,<br>USART6_RX <sup>(5)</sup>                                                     | ADC_IN11                        |
| 10     | -       | -      | -       | PC2                                   | I/O      | TTa           | -     | SPI2_MISO <sup>(5)</sup> ,<br>EVENTOUT                                                    | ADC_IN12                        |
| 11     | -       | -      | -       | PC3                                   | I/O      | TTa           | -     | SPI2_MOSI <sup>(5)</sup> ,<br>EVENTOUT                                                    | ADC_IN13                        |
| 12     | 8       | -      | -       | VSSA                                  | s        | -             | -     | Analog                                                                                    | ground                          |
| 13     | 9       | 5      | 5       | VDDA                                  | s        | -             | -     | Analog pov                                                                                | ver supply                      |
| 14     | 10      | 6      | 6       | PA0                                   | I/O      | ТТа           | -     | USART1_CTS <sup>(2)</sup> ,<br>USART2_CTS <sup>(3)(5)</sup> ,<br>USART4_TX <sup>(5)</sup> | ADC_IN0,<br>RTC_TAMP2,<br>WKUP1 |
|        |         |        |         |                                       |          |               |       |                                                                                           |                                 |
| 42     | 30      | 19     | 17      | PA9                                   | I/O      | FT            | -     | USART1_TX,<br>TIM1_CH2,<br>TIM15_BKIN <sup>(3)(5)</sup><br>I2C1_SCL <sup>(2)(5)</sup>     | -                               |
| 43     | 31      | 20     | 18      | PA10                                  | I/O      | FT            | -     | USART1_RX,<br>TIM1_CH3,<br>TIM17_BKIN<br>I2C1_SDA <sup>(2)(5)</sup>                       | -                               |
| 44     | 32      | 21     | -       | PA11                                  | I/O      | FT            | -     | USART1_CTS,<br>TIM1_CH4,<br>EVENTOUT,<br>I2C2_SCL <sup>(5)</sup>                          | -                               |
| 45     | 33      | 22     | -       | PA12                                  | I/O      | FT            | -     | USART1_RTS,<br>TIM1_ETR,<br>EVENTOUT,<br>I2C2_SDA <sup>(5)</sup>                          | -                               |

Zur Erfüllung der Aufgabenstellung müssen die Ports PA9, PA10 und PA12 auf alternate function sowie der Port PA0 auf analog eingestellt werden. PA9 wird zum Senden (TX) und PA10 zum Empfangen (RX) von Daten über USART verwendet, PA12 dient als Driver-Enable (DE) des angeschlossenen MAX485. PA0 wird als Eingang des ADC verwendet und wird daher als analog konfiguriert.

# GPIO port output type register

Auszug aus RM S. 136:

# 8.4.2 GPIO port output type register (GPIOx\_OTYPER) (x = A..D, F)

Address offset: 0x04

Reset value: 0x0000 0000

| 31         | 30         | 29         | 28         | 27         | 26         | 25       | 24       | 23       | 22       | 21       | 20       | 19       | 18       | 17       | 16       |
|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Res.       | Res.       | Res.       | Res.       | Res.       | Res.       | Res.     | Res.     | Res.     | Res.     | Res.     | Res.     | Res.     | Res.     | Res.     | Res.     |
|            |            |            |            |            |            |          |          |          |          |          |          |          |          |          |          |
|            |            |            |            |            |            |          |          |          |          |          |          |          |          |          |          |
| 15         | 14         | 13         | 12         | 11         | 10         | 9        | 8        | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
| 15<br>OT15 | 14<br>OT14 | 13<br>OT13 | 12<br>OT12 | 11<br>OT11 | 10<br>OT10 | 9<br>OT9 | 8<br>OT8 | 7<br>OT7 | 6<br>OT6 | 5<br>OT5 | 4<br>OT4 | 3<br>OT3 | 2<br>OT2 | 1<br>OT1 | 0<br>OT0 |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 OTy: Port x configuration bits (y = 0..15)

These bits are written by software to configure the I/O output type.

- 0: Output push-pull (reset state)
- 1: Output open-drain

# GPIO port output speed register

Auszug aus RM S. 137:

# 8.4.3 GPIO port output speed register (GPIOx\_OSPEEDR) (x = A..D, F)

Address offset: 0x08

Reset value:

- 0x0C00 0000 for port A
- 0x0000 0000 for other ports

| 31 | 30              | 29 | 28           | 27 | 26           | 25 | 24           | 23 | 22           | 21 | 20           | 19         | 18          | 17 | 16          |
|----|-----------------|----|--------------|----|--------------|----|--------------|----|--------------|----|--------------|------------|-------------|----|-------------|
|    | EEDR15<br>[1:0] |    | EDR14<br>:0] |    | EDR13<br>:0] |    | EDR12<br>:0] |    | EDR11<br>:0] |    | EDR10<br>:0] |            | EDR9<br>:0] |    | EDR8<br>:0] |
| rw | rw              | rw | rw           | rw | rw           | rw | rw           | rw | rw           | rw | rw           | rw         | rw          | rw | rw          |
| 15 | 14              | 13 | 12           | 11 | 10           | 9  | 8            | 7  | 6            | 5  | 4            | 3          | 2           | 1  | 0           |
|    | EEDR7<br>[1:0]  |    | EDR6<br>:0]  |    | EDR5<br>:0]  |    | EDR4<br>:0]  |    | EDR3<br>:0]  |    | EDR2<br>:0]  | OSPE<br>[1 | EDR1<br>:0] |    | EDR0<br>:0] |
| rw | rw              | rw | rw           | rw | rw           | rw | rw           | rw | rw           | rw | rw           | rw         | rw          | rw | rw          |

Bits 2y+1:2y **OSPEEDRy[1:0]**: Port x configuration bits (y = 0..15)

These bits are written by software to configure the I/O output speed.

- x0: Low speed
- 01: Medium speed
- 11: High speed

Note: Refer to the device datasheet for the frequency specifications and the power supply

# GPIO port pull-up/pull-down register

Auszug aus RM S. 137:

#### 8.4.4 GPIO port pull-up/pull-down register (GPIOx\_PUPDR) (x = A..,D, F)

Address offset: 0x0C

Reset values:

- 0x2400 0000 for port A
- 0x0000 0000 for other ports

| 31    | 30       | 29    | 28       | 27    | 26       | 25    | 24       | 23    | 22       | 21    | 20       | 19   | 18      | 17    | 16      |
|-------|----------|-------|----------|-------|----------|-------|----------|-------|----------|-------|----------|------|---------|-------|---------|
| PUPDE | R15[1:0] | PUPDE | R14[1:0] | PUPDF | R13[1:0] | PUPDF | R12[1:0] | PUPDE | R11[1:0] | PUPDE | R10[1:0] | PUPD | R9[1:0] | PUPDI | R8[1:0] |
| rw    | rw       | rw   | rw      | rw    | rw      |
| 15    | 14       | 13    | 12       | 11    | 10       | 9     | 8        | 7     | 6        | 5     | 4        | 3    | 2       | 1     | 0       |
| PUPD  | R7[1:0]  | PUPD  | R6[1:0]  | PUPD  | R5[1:0]  | PUPDI | R4[1:0]  | PUPD  | R3[1:0]  | PUPD  | R2[1:0]  | PUPD | R1[1:0] | PUPDI | R0[1:0] |
| rw    | rw       | rw   | rw      | rw    | rw      |

Bits 2y+1:2y **PUPDRy[1:0]:** Port x configuration bits (y = 0..15)

These bits are written by software to configure the I/O pull-up or pull-down

00: No pull-up, pull-down

01: Pull-up 10: Pull-down

11: Reserved

# GPIO alternate function high register

Auszug aus RM S. 141:

# 8.4.10 GPIO alternate function high register (GPIOx\_AFRH) (x = A..D, F)

Address offset: 0x24 Reset value: 0x0000 0000

| 31 | 30                        | 29       | 28 | 27 | 26    | 25      | 24   | 23      | 22    | 21      | 20   | 19      | 18    | 17       | 16 |
|----|---------------------------|----------|----|----|-------|---------|------|---------|-------|---------|------|---------|-------|----------|----|
|    | AFSEL                     | .15[3:0] |    |    | AFSEL | 14[3:0] |      |         | AFSEL | 13[3:0] |      |         | AFSEL | .12[3:0] |    |
| rw | rw                        | rw       | rw | rw | rw    | rw      | rw   | rw      | rw    | rw      | rw   | rw      | rw    | rw       | rw |
| 15 | 14                        | 13       | 12 | 11 | 10    | 9       | 8    | 7       | 6     | 5       | 4    | 3       | 2     | 1        | 0  |
|    | AFSEL11[3:0] AFSEL10[3:0] |          |    |    |       |         | AFSE | L9[3:0] |       |         | AFSE | L8[3:0] |       |          |    |
| rw | rw                        | rw       | rw | rw | rw    | rw      | rw   | rw      | rw    | rw      | rw   | rw      | rw    | rw       | rw |

Bits 31:0 AFSELy[3:0]: Alternate function selection for port x pin y (y = 8..15)

These bits are written by software to configure alternate function I/Os

| AFSELy selection: |                |
|-------------------|----------------|
| 0000: AF0         | 1000: Reserved |
| 0001: AF1         | 1001: Reserved |
| 0010: AF2         | 1010: Reserved |
| 0011: AF3         | 1011: Reserved |
| 0100: AF4         | 1100: Reserved |
| 0101: AF5         | 1101: Reserved |
| 0110: AF6         | 1110: Reserved |
| 0111: AF7         | 1111: Reserved |

Auszug aus STM-Datenblatt S. 34:

| Pin name | AF0                          | AF1        | AF2      | AF3 | AF4                        | AF5                | AF6 |
|----------|------------------------------|------------|----------|-----|----------------------------|--------------------|-----|
|          |                              |            | I        |     |                            |                    |     |
| •        |                              |            |          |     |                            |                    |     |
| PA9      | TIM15_BKIN <sup>(1)(3)</sup> | USART1_TX  | TIM1_CH2 | -   | I2C1_SCL <sup>(1)(2)</sup> | MCO <sup>(1)</sup> | -   |
| PA10     | TIM17_BKIN                   | USART1_RX  | TIM1_CH3 | -   | I2C1_SDA <sup>(1)(2)</sup> | -                  | -   |
|          |                              |            |          | 1   |                            |                    |     |
| •        |                              |            |          |     |                            |                    |     |
| PA12     | EVENTOUT                     | USART1_RTS | TIM1_ETR | -   | -                          | SDA                | -   |
|          |                              |            |          |     |                            |                    |     |

Wie aus dem Datenblatt-Auszug zu erkennen, muss die AF1 auf den Ports 9, 10 und 12 ausgewählt werden, um USART1 auf diesen zu aktivieren (Die ADC-Funktion auf PA0 wird als "additional function" bezeichnet, diese muss nicht durch das AFLR-Register aktiviert werden).

# 2.4.3 Implementierung in C

uint32\_t \*gpioA\_afrh; // GPIO alternate function high register gpioA\_afrh = 0x48000000 + 0x24; // Startadresse Port A + Adress Offset gpioA\_afrh |= 0x00010110; // Auswahl der AF1 (USART1) auf

```
// * PA9 (TX),
// * PA10 (RX) und
// * PA12 (DE)

uint32_t *gpioA_moder; // GPIO port mode register
gpioA_moder = 0x48000000 + 0x00;
gpioA_moder |= 0x020000000; // Enable alternate function auf PA12(DE)
gpioA_moder |= 0x00200000; // Enable alternate function auf PA10(RX)
gpioA_moder |= 0x00080000; // Enable alternate function auf PA9(TX)
gpioA_moder |= 0x000000003; // Enable analog function auf PA0(ADC)
```

# 2.5 Takt-Konfiguration

siehe RM S. 89ff.

# 2.5.1 Allgemeines

Der Systemtakt kann entweder durch eine interne 8MHz-Taktquelle (HSI-Clock), einer externen Taktquelle (HSE-Clock), oder einer PLL-Clock gespeist werden. Weiters verfügt der ADC über eine eigene 14MHz-Taktquelle. Die Takte der Busse AHB und APB können durch Prescaler angepasst werden. Normalerweise wird Peripherie mit der gleichen Frequenz des entsprechenden Busses getaktet, dies gilt aber nicht für USART1 und den ADC, welche durch verschiedene Taktquellen gespeist werden können.

Auszug aus RM S. 90:



Der Clock Tree stellt die Konfigurationsmöglichkeiten der Clocks graphisch dar, die gelben Markierungen dienen zur Kennzeichnung der für dieses Projekt vorgenommenen Einstellungen. Wie am Clock Tree zu erkennen, kann die PLL entweder von der HSE-Clock oder von der HSI-Clock gespeist werden. Die System Clock wird entweder von der HSE-Clock, der HSI-Clock oder der PLL gespeist und bestimmt in weiterer Folge die Maximalfrequenz der Busse AHB und APB. Der Takt für diese kann durch Prescaler weiter herunter geteilt werden, wobei die Frequenz des APB-Busses maximal jener des AHB-Busses entsprechen kann. Der Takt des ADC wird entweder vom APB-Bus gespeist oder von seiner eigenen 14MHz-Taktquelle. Die USART1 kann wahlweise entweder vom APB-Bus, von der System Clock, von der

HSI-Clock oder von der HSE-Clock gespeist werden.

Für dieses Projekt wurde entschieden, die interne HSI-Clock anstatt einer externen zu verwenden, um externe Beschaltung einzusparen. Als System Clock wird die PLL verwendet, welche den durch die HSI-Clock gespeiste Taktfrequenz auf 48MHz erhöht. Diese wird dann anschließend als Takt für die USART1 verwendet. Der ADC wird durch seine 14MHz-Taktquelle gespeist.

# 2.5.2 Konfiguration der Register

Anmerkung: fehlende Register wurden in ihrer Default-Einstellung belassen

# **Clock Control Register**

Auszug aus RM S. 99/100:

# 7.4.1 Clock control register (RCC\_CR)

Address offset: 0x00

Reset value: 0x0000 XX83 where X is undefined.

Access: no wait state, word, half-word and byte access

| 31   | 30   | 29   | 28   | 27      | 26   | 25         | 24    | 23   | 22   | 21       | 20   | 19        | 18         | 17         | 16        |
|------|------|------|------|---------|------|------------|-------|------|------|----------|------|-----------|------------|------------|-----------|
| Res. | Res. | Res. | Res. | Res.    | Res. | PLL<br>RDY | PLLON | Res. | Res. | Res.     | Res. | CSS<br>ON | HSE<br>BYP | HSE<br>RDY | HSE<br>ON |
|      |      |      |      |         |      | r          | rw    |      |      |          |      | rw        | rw         | r          | rw        |
| 15   | 14   | 13   | 12   | 11      | 10   | 9          | 8     | 7    | 6    | 5        | 4    | 3         | 2          | 1          | 0         |
|      |      |      | HSIC | AL[7:0] |      |            |       |      | Н    | SITRIM[4 | :0]  |           | Res.       | HSI<br>RDY | HSION     |
| r    | r    | r    | r    | r       | r    | r          | r     | rw   | rw   | rw       | rw   | rw        |            | r          | rw        |

#### Bit 25 PLLRDY: PLL clock ready flag

Set by hardware to indicate that the PLL is locked.

0: PLL unlocked

1: PLL locked

#### Bit 24 PLLON: PLL enable

Set and cleared by software to enable PLL.

Cleared by hardware when entering Stop or Standby mode. This bit can not be reset if the PLL clock is used as system clock or is selected to become the system clock.

0: PLL OFF

1: PLL ON

#### Bit 1 HSIRDY: HSI clock ready flag

Set by hardware to indicate that HSI oscillator is stable. After the HSION bit is cleared, HSIRDY goes low after 6 HSI oscillator clock cycles.

0: HSI oscillator not ready

1: HSI oscillator ready

#### Bit 0 HSION: HSI clock enable

Set and cleared by software.

Set by hardware to force the HSI oscillator ON when leaving Stop or Standby mode or in case of failure of the HSE crystal oscillator used directly or indirectly as system clock. This bit cannot be reset if the HSI is used directly or indirectly as system clock or is selected to become the system clock.

0: HSI oscillator OFF 1: HSI oscillator ON

Mittels PLLRDY wird der Status der PLL überprüft, PLLON wird verwendet, um die PLL zu enabeln. Gleiches gilt für HSIRDY und HSION im Bezug auf die HSI-Clock. Die anderen Bits haben in diesem Projekt keine Bedeutung.

# **Clock Configuration Register**

Auszug aus RM S. 101-103:

# 7.4.2 Clock configuration register (RCC\_CFGR)

Address offset: 0x04

Reset value: 0x0000 0000

Access: 0 ≤ wait state ≤ 2, word, half-word and byte access

1 or 2 wait states inserted only if the access occurs during clock source switch.

| 31           | 30         | 29      | 28   | 27   | 26 | 25       | 24 | 23   | 22   | 21     | 20   | 19      | 18     | 17           | 16         |
|--------------|------------|---------|------|------|----|----------|----|------|------|--------|------|---------|--------|--------------|------------|
| PLL<br>NODIV | М          | COPRE[2 | 2:0] |      | MC | 0[3:0]   |    | Res. | Res. |        | PLLM | JL[3:0] |        | PLL<br>XTPRE | PLL<br>SRC |
| rw           | rw         | rw      | rw   | rw   | rw | rw rw rw |    |      |      | rw     | rw   | rw      | rw     | rw           | rw         |
| 15           | 14         | 13      | 12   | 11   | 10 | 9        | 8  | 7    | 6    | 5      | 4    | 3       | 2      | 1            | 0          |
| Res.         | ADC<br>PRE | Res.    | Res. | Res. |    | PPRE[2:0 | 1  |      | HPR  | E[3:0] |      | sws     | S[1:0] | sw           | [1:0]      |
|              | rw         |         |      |      | rw | rw       | rw | rw   | rw   | rw     | rw   | r       | r      | rw           | rw         |

#### Bits 21:18 PLLMUL[3:0]: PLL multiplication factor

These bits are written by software to define the PLL multiplication factor. These bits can be written only when PLL is disabled.

Caution: The PLL output frequency must not exceed 48 MHz.

0000: PLL input clock x 2 0001: PLL input clock x 3 0010: PLL input clock x 4 0011: PLL input clock x 5 0100: PLL input clock x 6 0101: PLL input clock x 7 0110: PLL input clock x 8 0111: PLL input clock x 9 1000: PLL input clock x 10 1001: PLL input clock x 11 1010: PLL input clock x 12 1011: PLL input clock x 13 1100: PLL input clock x 14 1101: PLL input clock x 15 1110: PLL input clock x 16 1111: PLL input clock x 16

#### Bit 16 PLLSRC: PLL entry clock source

Set and cleared by software to select PLL clock source. This bit can be written only when PLL is disabled.

#### 0: HSI/2 selected as PLL input clock

1: HSE/PREDIV selected as PLL input clock (refer to Section 7.4.12: Clock configuration register 2 (RCC\_CFGR2) on page 122)

#### Bits 10:8 PPRE[2:0]: PCLK prescaler

Set and cleared by software to control the division factor of the APB clock (PCLK).

Oxx: HCLK not divided 100: HCLK divided by 2 101: HCLK divided by 4 110: HCLK divided by 8 111: HCLK divided by 16

#### Bits 7:4 HPRE[3:0]: HCLK prescaler

Set and cleared by software to control the division factor of the AHB clock.

0xxx: SYSCLK not divided 1000: SYSCLK divided by 2 1001: SYSCLK divided by 4 1010: SYSCLK divided by 8 1011: SYSCLK divided by 16 1100: SYSCLK divided by 64 1101: SYSCLK divided by 128 1110: SYSCLK divided by 256 1111: SYSCLK divided by 512

#### Bits 3:2 SWS[1:0]: System clock switch status

Set and cleared by hardware to indicate which clock source is used as system clock.

00: HSI oscillator used as system clock

01: HSE oscillator used as system clock

10: PLL used as system clock

11: Reserved, must be kept at reset value.

#### Bits 1:0 SW[1:0]: System clock switch

Set and cleared by software to select SYSCLK source.

Cleared by hardware to force HSI selection when leaving Stop and Standby mode or in case of failure of the HSE oscillator used directly or indirectly as system clock (if the Clock Security System is enabled).

00: HSI selected as system clock

01: HSE selected as system clock

10: PLL selected as system clock

11: Reserved, must be kept at reset value.

Um einen System-Takt von 48MHz zu erhalten, wird bei der PLL ein Multiplikationsfaktor von 12 benötigt, weil diese mit der Hälfte des Taktes der 8MHz-HSI-Clocks gespeist wird. Weiters werden die Takte der AHB- und APB-Busse nicht geteilt und entsprechen damit ebenfalls 48MHz.

#### APB Peripheral Clock Enable Register 2

Auszug aus RM S. 112-114

#### APB peripheral clock enable register 2 (RCC\_APB2ENR) 7.4.7

Address: 0x18

Reset value: 0x0000 0000

Access: word, half-word and byte access

No wait states, except if the access occurs while an access to a peripheral in the APB domain is on going. In this case, wait states are inserted until the access to APB peripheral

is finished.

Note: When the peripheral clock is not active, the peripheral register values may not be readable

by software and the returned value is always 0x0.

| 31   | 30           | 29   | 28     | 27     | 26   | 25    | 24   | 23   | 22           | 21           | 20   | 19   | 18          | 17          | 16               |
|------|--------------|------|--------|--------|------|-------|------|------|--------------|--------------|------|------|-------------|-------------|------------------|
| Res. | Res.         | Res. | Res.   | Res.   | Res. | Res.  | Res. | Res. | DBG<br>MCUEN | Res.         | Res. | Res. | TIM17<br>EN | TIM16<br>EN | TIM15EN          |
|      |              |      |        |        |      |       |      |      | rw           |              |      |      | rw          | rw          | rw               |
| 15   | 14           | 13   | 12     | 11     | 10   | 9     | 8    | 7    | 6            | 5            | 4    | 3    | 2           | 1           | 0                |
| Res. | USART1<br>EN | Res. | SPI1EN | TIM1EN | Res. | ADCEN | Res. | Res. | Res.         | USART6<br>EN | Res. | Res. | Res.        | Res.        | SYSCFG<br>COMPEN |
|      | rw           |      | rw     | rw     |      | rw    |      |      |              | rw           |      |      |             |             | rw               |

Bit 14 USART1EN: USART1 clock enable

Set and cleared by software.

0: USART1clock disabled

1: USART1clock enabled

Bit 13 Reserved, must be kept at reset value.

Bit 9 ADCEN: ADC interface clock enable

Set and cleared by software.

0: ADC interface disabled

1: ADC interface clock enabled

# Clock Configuration Register 3

Auszug aus RM S. 123

# 7.4.13 Clock configuration register 3 (RCC\_CFGR3)

Address: 0x30

Reset value: 0x0000 0000

Access: no wait states, word, half-word and byte access

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24        | 23        | 22   | 21   | 20         | 19   | 18   | 17    | 16       |
|------|------|------|------|------|------|------|-----------|-----------|------|------|------------|------|------|-------|----------|
| Res.      | Res.      | Res. | Res. | Res.       | Res. | Res. | Res.  | Res.     |
|      |      |      |      |      |      |      |           |           |      |      |            |      |      |       |          |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8         | 7         | 6    | 5    | 4          | 3    | 2    | 1     | 0        |
| Res. | ADC<br>SW | USB<br>SW | Res. | Res. | I2C1<br>SW | Res. | Res. | USART | ISW[1:0] |
|      |      |      |      |      |      |      | rw        | rw        |      |      | rw         |      |      | rw    | rw       |

#### Bit 8 ADCSW: ADC clock source selection

Obsolete setting. To be kept at reset value, connecting the HSI14 clock to the ADC asynchronous clock input. Proper ADC clock selection is done inside the ADC\_CFGR2 (refer to Section 12.11.5: ADC configuration register 2 (ADC\_CFGR2) on page 216).

20

#### Bits 1:0 USART1SW[1:0]: USART1 clock source selection

This bit is set and cleared by software to select the USART1 clock source.

00: PCLK selected as USART1 clock source (default)

01: System clock (SYSCLK) selected as USART1 clock

10: LSE clock selected as USART1 clock

11: HSI clock selected as USART1 clock

# Clock Control Register 2

Auszug aus RM S. 123/124

# 7.4.14 Clock control register 2 (RCC\_CR2)

Address: 0x34

Reset value: 0xXX00 XX80, where X is undefined.

Access: no wait states, word, half-word and byte access

| 31   | 30   | 29   | 28     | 27      | 26   | 25   | 24   | 23   | 22   | 21      | 20   | 19   | 18           | 17           | 16          |
|------|------|------|--------|---------|------|------|------|------|------|---------|------|------|--------------|--------------|-------------|
| Res. | Res. | Res. | Res.   | Res.    | Res. | Res. | Res. | Res. | Res. | Res.    | Res. | Res. | Res.         | Res.         | Res.        |
|      |      |      |        |         |      |      |      |      |      |         |      |      |              |              |             |
|      |      |      |        |         |      |      |      |      |      |         |      |      |              |              |             |
|      |      |      |        |         |      |      |      |      |      |         |      |      |              |              |             |
| 15   | 14   | 13   | 12     | 11      | 10   | 9    | 8    | 7    | 6    | 5       | 4    | 3    | 2            | 1            | 0           |
|      |      |      | HSI140 | AL[7:0] |      |      |      |      | HSI  | 14TRIM[ | 4:0] |      | HSI14<br>DIS | HSI14<br>RDY | HSI14<br>ON |
| r    | r    | r    | r      | r       | r    | r    | r    | rw   | rw   | rw      | rw   | rw   | rw           | r            | rw          |

#### Bit 1 HSI14RDY: HSI14 clock ready flag

Set by hardware to indicate that HSI14 oscillator is stable. After the HSI14ON bit is cleared, HSI14RDY goes low after 6 HSI14 oscillator clock cycles.

- 0: HSI14 oscillator not ready
- 1: HSI14 oscillator ready

#### Bit 0 HSI14ON: HSI14 clock enable

Set and cleared by software.

- 0: HSI14 oscillator OFF
- 1: HSI14 oscillator ON

# ADC Configuration Register 2

Auszug aus RM S. 216

#### 12.11.5 ADC configuration register 2 (ADC\_CFGR2)

Address offset: 0x10 Reset value: 0x0000 0000

| 31         | 30         | 29         | 28         | 27         | 26         | 25        | 24        | 23        | 22        | 21        | 20        | 19   | 18        | 17        | 16        |
|------------|------------|------------|------------|------------|------------|-----------|-----------|-----------|-----------|-----------|-----------|------|-----------|-----------|-----------|
| СКМО       | DE[1:0]    | Res.       | Res.       | Res.       | Res.       | Res.      | Res.      | Res.      | Res.      | Res.      | Res.      | Res. | Res.      | Res.      | Res.      |
| rw         | rw         |            |            |            |            |           |           |           |           |           |           |      |           |           |           |
|            |            |            |            |            |            |           |           |           |           |           |           |      |           |           |           |
| 15         | 14         | 13         | 12         | 11         | 10         | 9         | 8         | 7         | 6         | 5         | 4         | 3    | 2         | 1         | 0         |
| 15<br>Res. | 14<br>Res. | 13<br>Res. | 12<br>Res. | 11<br>Res. | 10<br>Res. | 9<br>Res. | 8<br>Res. | 7<br>Res. | 6<br>Res. | 5<br>Res. | 4<br>Res. | Res. | 2<br>Res. | 1<br>Res. | O<br>Res. |

#### Bits 31:30 CKMODE[1:0]: ADC clock mode

These bits are set and cleared by software to define how the analog ADC is clocked:

- 00: ADCCLK (Asynchronous clock mode), generated at product level (refer to RCC section)
- 01: PCLK/2 (Synchronous clock mode)
- 10: PCLK/4 (Synchronous clock mode)
- 11: Reserved

In all synchronous clock modes, there is no jitter in the delay from a timer trigger to the start of a conversion.

Note: Software is allowed to write these bits only when the ADC is disabled (ADCAL=0, ADSTART=0,

# 2.5.3 Implementierung in C

Auszug aus RM S. 94:

To modify the PLL configuration, proceed as follows:

- 1. Disable the PLL by setting PLLON to 0.
- 2. Wait until PLLRDY is cleared. The PLL is now fully stopped.
- 3. Change the desired parameter.
- 4. Enable the PLL again by setting PLLON to 1.
- 5. Wait until PLLRDY is set.

```
// -- clock configuration -- uint32_t *rcc_cfgr; // Clock configuration register rcc_cfgr = 0x4002100 + 0x04; rcc_cfgr |= 0x00280000; // Festlegung des Multiplikationsfaktors der PLL (12 = i = 12* 8 \text{MHz/2})

uint32_t *rcc_cr; // Clock control register (STMR S. 99) rcc_cr = 0x4002100 + 0x00; rcc_cr |= 0x01000083; // Enable PLL while((*rcc_cr) && 0x02000000) != 0x02000000) // Warten auf PLLRDY = 1
```

```
*rcc_cfgr |= 0x00000002; // Festlegung der PLL als SYSCLK
   uint32_t *rcc_cfgr3; // Clock configuration register 3 (S. 123)
rcc\_cfgr3 = 0x40021000 + 0x30;
rcc_cfgr3 |= 0x00000001; // SYSCLK (PLL) als USART1-CLK ausgewaehlt
   uint32_t *rcc_cr2; // Clock control register 2 (STMR S. 123)
rcc_cr2 = 0x40021000 + 0x34;
rcc_{cr2} = 0x00000001; // Enable HSI14
   uint32 *adc_cfgr2; // ADC configuration register 2 (STMR S. 216)
adc\_cfgr2 = 0x40012400 + 0x10;
adc_cfgr2 |= 0x000000000; // Default; HSI14-CLK als ADC-CLK festgelegt
   uint32_t *rcc_apb2enr; // APB peripheral clock enable register 2 (STMR
S. 112)
rcc_apb2enr = 0x40021000 + 0x18;
rcc_apb2enr = 0x00004200 // Enable CLK der
// * USART1 und des
// * ADC
```

# 2.6 Konfiguration des ADC

siehe RMS. 181ff

# 2.6.1 Allgemeines

Der ADC des STM32F030F4 verfügt über eine einstellbare Auflösung und kann über multiplexed Channels mehrere Signale messen. Die Umwandlung kann sowohl fortlaufend als auch einzeln erfolgen und das Wandelergebnis kann sowohl left- als auch right-aligned gespeichert werden.

Da ein 10-Byte großer Buffer übertragen werden soll, wird eine Auflösung von 8 Bit verwendet. Weiters wird nur ein Channel - Channel 0 - verwendet, die Umwandlung geschieht fortlaufend. Die Daten werden right-aligned gespeichert.

#### **Kalibration**

Auszug aus RM S. 185

#### Calibration software procedure

- 1. Ensure that ADEN=0 and DMAEN=0
- 2. Set ADCAL=1
- 3. Wait until ADCAL=0
- 4. The calibration factor can be read from bits 6:0 of ADC\_DR.

#### **ADC-Enable**

Auszug aus RM S. 185

Follow this procedure to enable the ADC:

- 1. Clear the ADRDY bit in ADC\_ISR register by programming this bit to 1.
- 2. Set ADEN=1 in the ADC\_CR register.
- Wait until ADRDY=1 in the ADC\_ISR register and continue to write ADEN=1 (ADRDY
  is set after the ADC startup time). This can be handled by interrupt if the interrupt is
  enabled by setting the ADRDYIE bit in the ADC\_IER register.

#### **ADC-Disable**

Auszug aus RM S. 186

Follow this procedure to disable the ADC:

- Check that ADSTART=0 in the ADC\_CR register to ensure that no conversion is ongoing. If required, stop any ongoing conversion by writing 1 to the ADSTP bit in the ADC\_CR register and waiting until this bit is read at 0.
- 2. Set ADDIS=1 in the ADC\_CR register.
- 3. If required by the application, wait until ADEN=0 in the ADC\_CR register, indicating that the ADC is fully disabled (ADDIS is automatically reset once ADEN=0).
- 4. Clear the ADRDY bit in ADC ISR register by programming this bit to 1 (optional).

#### ADC-Kofigurationsregeln

Auszug aus RM S. 188

Software must write to the ADCAL and ADEN bits in the ADC\_CR register if the ADC is disabled (ADEN must be 0).

Software must only write to the ADSTART and ADDIS bits in the ADC\_CR register only if the ADC is enabled and there is no pending request to disable the ADC (ADEN = 1 and ADDIS = 0).

For all the other control bits in the ADC\_IER, ADC\_CFGRi, ADC\_SMPR, ADC\_TR, ADC\_CHSELR and ADC\_CCR registers, software must only write to the configuration control bits if the ADC is enabled (ADEN = 1) and if there is no conversion ongoing (ADSTART = 0).

Software must only write to the ADSTP bit in the ADC\_CR register if the ADC is enabled (and possibly converting) and there is no pending request to disable the ADC (ADSTART = 1 and ADDIS = 0)

Anmerkung: Bei Verletzung dieser Regeln kann es geschehen, dass der ADC in einen undefinierten Zustand eintritt. Sollte dies geschehen, muss der ADC disabelt werden und alle Bits im ADC\_CR-Register zurückgesetzt werden.

#### Kanalauswahl

siehe RMS. 189

Diese wird mit dem CHSEL-Register durchgeführt. Sollten mehrere die Signale mehrere Kanäle umgewandelt werden, kann die Reihenfolge mit dem SCANDIR-Register eingestellt werden; weil in diesem Projekt nur Daten aus einem Kanal ausgwertet werden, ist dies bedeutungslos.

#### Programmierbare Sampling-Time

siehe RMS. 189

Diese wurde in diesem Projekt auf ihren Default-Wert belassen (1,5 ADC-Zyklen).

# Single/Continuous Conversion Mode

siehe RMS. 190

Abhängig vom CONT-Bit im ADC\_CFGR1-Register kann der Conversion Mode ausgewählt werden, in diesem Projekt wird der Continuous Mode verwendet. In diesem Fall startet der ADC nach Vorliegen des Wandelergebnisses den Wandelvorgang automatisch neu, das EOC-Flag wird gesetzt und es wird, sofern enabelt (dies ist in diesem Projekt der Fall), ein Interrupt ausgelöst.

# Starten des Wandelvorgangs

siehe RM S. 190/191

Der Wandelvorgang wird durch das Setzen des ADSTART-Bits gestartet. Solange dieses gesetzt ist, ist der ADC aktiv.

# Stoppen des Wandelvorgangs

siehe RMS. 192

Der Wandelvorgang wird durch das Setzen des ADSTP-Bits gestoppt, der aktuelle Wandelvorgang wird dadurch abgebrochen.

#### Programmieren der Auflösung

siehe RM S. 194

Diese kann durch das Setzen der RES-Bits konfiguriert werden, in diesem Projekt wird mit einer Auflösung von 8 Bits gearbeitet.

# Ende des Wandelvorgangs

siehe RMS. 195

Nach Vorliegen des Wandelergebnisses wird das EOC(End of Conversion)-Flag gesetzt und, sofern enabelt, ein Interrupt ausgelöst. Das Flag wird durch das Auslesen des Inhalts des Datenregisters zurückgesetzt, dies kann aber auch manuell durch das Schreiben von '1' an das dieses erfolgen. In diesem Projekt wird beim Ende des Wandelvorgangs ein Interrupt ausgelöst, das EOC-Flag wird manuell am Beginn der Interrupt-Service-Routine zurückgesetzt.

#### Data Alignment

siehe RMS. 198

Das Wandelergebnis wird im ADC\_DR-Register entweder left- oder rightaligned gespeichert; in diesem Projekt wurde entschieden, die Daten rightaligned zu speichern.

#### Overrun

siehe RMS. 198-199

Sollte ein neues Wandelergebnis vorliegen, aber das vorherige noch nicht ausgelesen worden sein (EOC-Flag nicht zurückgesetzt), wird das weitere Verhalten des ADC - alte Daten überschreiben oder neue Daten verwerfen - durch den Overrun-Mode festgelegt.

In diesem Projekt wurde der Overrun-Mode so konfiguriert, dass neue Daten alte übeschreiben.

# **ADC** Interrupts

siehe RMS. 206

Ein Interrupt kann bei mehreren Ereignissen erfolgen, es sollte aber beachtet werden, dass alle Ereignisse dieselbe Interrupt-Service-Routine auslösen. Weiters sind defaultmäßig alle Interrupts disabelt, dies müssen also vor ihrer Verwendung aktiviert werden.

In diesem Projekt werden Interrupts beim Vorliegen des Wandelergebnisses ausgelöst.

# 2.6.2 Konfiguration der Register

Anmerkung: Fehlende Register wurden in ihrer Default-Einstellung belassen.

# ADC Interrupt And Status Register

Auszug aus RM S. 207

#### 12.11.1 ADC interrupt and status register (ADC\_ISR)

Address offset: 0x00 Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23    | 22   | 21   | 20    | 19    | 18    | 17    | 16    |
|------|------|------|------|------|------|------|------|-------|------|------|-------|-------|-------|-------|-------|
| Res.  | Res. | Res. | Res.  | Res.  | Res.  | Res.  | Res.  |
|      |      |      |      |      |      |      |      |       |      |      |       |       |       |       |       |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7     | 6    | 5    | 4     | 3     | 2     | 1     | 0     |
| Res. | AWD   | Res. | Res. | OVR   | EOSEQ | EOC   | EOSMP | ADRDY |
|      |      |      |      |      |      |      |      | rc_w1 |      |      | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 |

#### Bit 2 EOC: End of conversion flag

This bit is set by hardware at the end of each conversion of a channel when a new data result is available in the ADC\_DR register. It is cleared by software writing 1 to it or by reading the ADC\_DR register.

- 0: Channel conversion not complete (or the flag event was already acknowledged and cleared by software)
- 1: Channel conversion complete

#### Bit 0 ADRDY: ADC ready

This bit is set by hardware after the ADC has been enabled (bit ADEN=1) and when the ADC reaches a state where it is ready to accept conversion requests.

It is cleared by software writing 1 to it.

- 0: ADC not yet ready to start conversion (or the flag event was already acknowledged and cleared by software)
- 1: ADC is ready to start conversion

# ADC Interrupt Enable Register

Auszug aus RM S. 208

#### 12.11.2 ADC interrupt enable register (ADC\_IER)

Address offset: 0x04

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23        | 22   | 21   | 20    | 19          | 18    | 17          | 16          |
|------|------|------|------|------|------|------|------|-----------|------|------|-------|-------------|-------|-------------|-------------|
| Res.      | Res. | Res. | Res.  | Res.        | Res.  | Res.        | Res.        |
|      |      |      |      |      |      |      |      |           |      |      |       |             |       |             |             |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7         | 6    | 5    | 4     | 3           | 2     | 1           | 0           |
|      |      |      |      |      |      |      |      | ALLED     |      |      |       |             |       |             |             |
| Res. | AWD<br>IE | Res. | Res. | OVRIE | EOSEQ<br>IE | EOCIE | EOSMP<br>IE | ADRDY<br>IE |

#### Bit 2 EOCIE: End of conversion interrupt enable

This bit is set and cleared by software to enable/disable the end of conversion interrupt.

- 0: EOC interrupt disabled
- 1: EOC interrupt enabled. An interrupt is generated when the EOC bit is set.

Note: Software is allowed to write this bit only when ADSTART=0 (which ensures that no conversion is ongoing).

Anmerkung: In diesem Projekt wird EOCIE enabelt.

# **ADC Control Register**

Auszug aus RM S. 210

# 12.11.3 ADC control register (ADC\_CR)

Address offset: 0x08

Reset value: 0x0000 0000

| 31         | 30         | 29         | 28         | 27         | 26         | 25        | 24        | 23        | 22        | 21        | 20         | 19   | 18               | 17         | 16        |
|------------|------------|------------|------------|------------|------------|-----------|-----------|-----------|-----------|-----------|------------|------|------------------|------------|-----------|
| AD<br>CAL  | Res.       | Res.       | Res.       | Res.       | Res.       | Res.      | Res.      | Res.      | Res.      | Res.      | Res.       | Res. | Res.             | Res.       | Res.      |
| rs         |            |            |            |            |            |           |           |           |           |           |            |      |                  |            |           |
|            |            |            |            |            |            |           |           |           |           |           |            |      |                  |            |           |
| 15         | 14         | 13         | 12         | 11         | 10         | 9         | 8         | 7         | 6         | 5         | 4          | 3    | 2                | 1          | 0         |
| 15<br>Res. | 14<br>Res. | 13<br>Res. | 12<br>Res. | 11<br>Res. | 10<br>Res. | 9<br>Res. | 8<br>Res. | 7<br>Res. | 6<br>Res. | 5<br>Res. | 4<br>ADSTP |      | 2<br>ADSTA<br>RT | 1<br>ADDIS | 0<br>ADEN |

#### Bit 31 ADCAL: ADC calibration

This bit is set by software to start the calibration of the ADC.

It is cleared by hardware after calibration is complete.

- 0: Calibration complete
- 1: Write 1 to calibrate the ADC. Read at 1 means that a calibration is in progress.

Note: Software is allowed to set ADCAL only when the ADC is disabled (ADCAL=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).

#### Bits 30:5 Reserved, must be kept at reset value.

#### Bit 4 ADSTP: ADC stop conversion command

This bit is set by software to stop and discard an ongoing conversion (ADSTP Command).

It is cleared by hardware when the conversion is effectively discarded and the ADC is ready to accept a new start conversion command.

- 0: No ADC stop conversion command ongoing
- 1: Write 1 to stop the ADC. Read 1 means that an ADSTP command is in progress.

Note: Setting ADSTP to '1' is only effective when ADSTART=1 and ADDIS=0 (ADC is enabled and may be converting and there is no pending request to disable the ADC)

Bit 3 Reserved, must be kept at reset value.

#### Bit 2 ADSTART: ADC start conversion command

This bit is set by software to start ADC conversion. Depending on the EXTEN [1:0] configuration bits, a conversion either starts immediately (software trigger configuration) or once a hardware trigger event occurs (hardware trigger configuration).

It is cleared by hardware:

- In single conversion mode (CONT=0, DISCEN=0), when software trigger is selected (EXTEN=00): at the assertion of the end of Conversion Sequence (EOSEQ) flag.
- In discontinuous conversion mode(CONT=0, DISCEN=1), when the software trigger is selected (EXTEN=00): at the assertion of the end of Conversion (EOC) flag.
- In all other cases: after the execution of the ADSTP command, at the same time as the ADSTP bit is cleared by hardware.
- 0: No ADC conversion is ongoing.
- 1: Write 1 to start the ADC. Read 1 means that the ADC is operating and may be converting.

Note: Software is allowed to set ADSTART only when ADEN=1 and ADDIS=0 (ADC is enabled and there is no pending request to disable the ADC)

#### Bit 1 ADDIS: ADC disable command

This bit is set by software to disable the ADC (ADDIS command) and put it into power-down state (OFF state).

It is cleared by hardware once the ADC is effectively disabled (ADEN is also cleared by hardware at this time).

- 0: No ADDIS command ongoing
- 1: Write 1 to disable the ADC. Read 1 means that an ADDIS command is in progress.

Note: Setting ADDIS to '1' is only effective when ADEN=1 and ADSTART=0 (which ensures that no conversion is ongoing)

#### Bit 0 ADEN: ADC enable command

This bit is set by software to enable the ADC. The ADC will be effectively ready to operate once the ADRDY flag has been set.

It is cleared by hardware when the ADC is disabled, after the execution of the ADDIS command.

- 0: ADC is disabled (OFF state)
- 1: Write 1 to enable the ADC.

Note: Software is allowed to set ADEN only when all bits of ADC\_CR registers are 0 (ADCAL=0, ADSTP=0, ADSTART=0, ADDIS=0 and ADEN=0)

# ADC Configuration Register 1

Auszug aus RM S. 212-215

#### 12.11.4 ADC configuration register 1 (ADC\_CFGR1)

Address offset: 0x0C Reset value: 0x0000 0000

| 31     | 30   | 29   | 28       | 27   | 26     | 25   | 24   | 23      | 22     | 21    | 20   | 19    | 18          | 17         | 16     |
|--------|------|------|----------|------|--------|------|------|---------|--------|-------|------|-------|-------------|------------|--------|
| Res.   |      |      | AWDCH[4: | 0]   |        | Res. | Res. | AWDEN   | AWDSGL | Res.  | Res. | Res.  | Res.        | Res.       | DISCEN |
|        | rw   | rw   | rw       | rw   | rw     |      |      | rw      | rw     |       |      |       |             |            | rw     |
| 15     | 14   | 13   | 12       | 11   | 10     | 9    | 8    | 7       | 6      | 5     | 4    | 3     | 2           | 1          | 0      |
| AUTOFF | WAIT | CONT | OVRMOD   | EXTE | N[1:0] | Res. |      | EXTSEL[ | 2:0]   | ALIGN | RES  | [1:0] | SCAND<br>IR | DMAC<br>FG | DMAEN  |
| rw     | rw   | rw   | rw       | n    | w      |      |      | rw      |        | rw    | п    | w     | rw          | rw         | rw     |

#### Bit 13 CONT: Single / continuous conversion mode

This bit is set and cleared by software. If it is set, conversion takes place continuously until it is cleared.

- 0: Single conversion mode
- 1: Continuous conversion mode

Note: It is not possible to have both discontinuous mode and continuous mode enabled: it is forbidden to set both bits DISCEN=1 and CONT=1.

Note: Software is allowed to write this bit only when ADSTART=0 (which ensures that no conversion is ongoing).

#### Bit 12 OVRMOD: Overrun management mode

This bit is set and cleared by software and configure the way data overruns are managed.

- 0: ADC\_DR register is preserved with the old data when an overrun is detected.
- 1: ADC\_DR register is overwritten with the last conversion result when an overrun is detected.

Note: Software is allowed to write this bit only when ADSTART=0 (which ensures that no conversion is ongoing).

#### Bit 5 ALIGN: Data alignment

This bit is set and cleared by software to select right or left alignment. Refer to Figure 34: Data alignment and resolution on page 198

- 0: Right alignment
- 1: Left alignment

Note: Software is allowed to write this bit only when ADSTART=0 (which ensures that no conversion is ongoing).

#### Bit 4:3 RES[1:0]: Data resolution

These bits are written by software to select the resolution of the conversion.

- 00: 12 bits
- 01: 10 bits
- 10: 8 bits
- 11: 6 bits

Note: Software is allowed to write these bits only when ADEN=0.

Anmerkung: In diesem Projekt werden CONT=1 (continuous mode), OVER-MOD=1 (overwrite old data), ALIGN=0 (right-aligned) und RES=10 (8 Bit) gesetzt.

#### ADC Configuration Register 2

Auszug aus RM S. 216

#### 12.11.5 ADC configuration register 2 (ADC\_CFGR2)

Address offset: 0x10

Reset value: 0x0000 0000

| 31   | 30      | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|------|---------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| СКМО | DE[1:0] | Res. |
| rw   | rw      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 15   | 14      | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| Res. | Res.    | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. |
|      |         |      |      |      |      |      |      |      |      |      |      |      |      |      |      |

#### Bits 31:30 CKMODE[1:0]: ADC clock mode

These bits are set and cleared by software to define how the analog ADC is clocked:

00: ADCCLK (Asynchronous clock mode), generated at product level (refer to RCC section)

01: PCLK/2 (Synchronous clock mode)

10: PCLK/4 (Synchronous clock mode)

11: Reserved

In all synchronous clock modes, there is no jitter in the delay from a timer trigger to the start of a conversion

Note: Software is allowed to write these bits only when the ADC is disabled (ADCAL=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).

Bits 29:0 Reserved, must be kept at reset value.

Anmerkung: Die Takt-Konfiguration des ADC wurde bereits im Kapitel 2.5 erläutert.

# **ADC** Channel Selection Register

Auszug aus RM S. 218

#### 12.11.8 ADC channel selection register (ADC\_CHSELR)

Address offset: 0x28

Reset value: 0x0000 0000

| 31                | 30   | 29                | 28                | 27                | 26   | 25              | 24   | 23              | 22   | 21   | 20              | 19              | 18              | 17              | 16              |
|-------------------|------|-------------------|-------------------|-------------------|------|-----------------|------|-----------------|------|------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Res.              | Res. | Res.              | Res.              | Res.              | Res. | Res.            | Res. | Res.            | Res. | Res. | Res.            | Res.            | Res.            | CHSEL<br>17     | CHSEL<br>16     |
|                   |      |                   |                   |                   |      |                 |      |                 |      |      |                 |                 |                 | rw              | rw              |
|                   |      |                   |                   |                   |      |                 |      |                 |      |      |                 |                 |                 |                 |                 |
| 15                | 14   | 13                | 12                | 11                | 10   | 9               | 8    | 7               | 6    | 5    | 4               | 3               | 2               | 1               | 0               |
| 15<br>CHSEL<br>15 |      | 13<br>CHSEL<br>13 | 12<br>CHSEL<br>12 | 11<br>CHSEL<br>11 |      | 9<br>CHSEL<br>9 |      | 7<br>CHSEL<br>7 |      |      | 4<br>CHSEL<br>4 | 3<br>CHSEL<br>3 | 2<br>CHSEL<br>2 | 1<br>CHSEL<br>1 | 0<br>CHSEL<br>0 |

Bits 31:18 Reserved, must be kept at reset value.

Bits 17:0 CHSELx: Channel-x selection

These bits are written by software and define which channels are part of the sequence of channels to be converted.

- 0: Input Channel-x is not selected for conversion
- 1: Input Channel-x is selected for conversion

Note: Software is allowed to write these bits only when ADSTART=0 (which ensures that no conversion is ongoing).

Anmerkung: In diesem Projekt wird nur Channel 0 verwendet.

# **ADC Data Register**

Auszug aus RM S. 218

## 12.11.9 ADC data register (ADC\_DR)

Address offset: 0x40 Reset value: 0x0000 0000



Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 DATA[15:0]: Converted data

These bits are read-only. They contain the conversion result from the last converted channel. The data are left- or right-aligned as shown in *Figure 34*: *Data alignment and resolution on page 198*.

Just after a calibration is complete, DATA[6:0] contains the calibration factor.

Anmerkung: Daten werden right-aligned gespeichert.

## 2.6.3 Implementierung in C

```
// — ADC configuration —
// ADC boundary start adress: 0x40012400
// Calibration software procedure
// Ensure that ADEN=0 and DMAEN=0 -> automatisch nach Reset
    der Fall
uint32_t *adc_cr; // ADC control register
adc_cr = 0x40012400 + 0x08;
*adc_cr = 0x80000000; // Set ADCAL=1
while ((* adc_cr) && 0x80000000 = 0x80000000) { // Wait until
    ADCAL=0
}
// Enable the ADC
uint32_t *adc_isr; // ADC interrupt and status register
adc_{isr} = 0x040012400 + 0x00;
*adc_isr = 0x00000001; // Clear ADRDY bit
*adc_cr \mid = 0x00000001; // Set ADEN=1
while (*adc_isr = 0x00000001) {// Wait until ADRDY=1
// miscellaneous
uint32_t *adc_cfgr1; // ADC configuration register 1
adc_{c}fgr1 = 0x40012400 + 0x0C;
*adc\_cfgr1 = 0x00003010; // continuous mode, overrun mode
   (overwrite), data alignment (right), resolution (8 bits)
// Sampling time selection
Defaulteinstellungen: sampling time = 1,5 clock cycles
// Channel Selection
uint32_t *adc_chselr; // ADC channel selection register
adc_chselr = 0x40012400 + 0x28;
*adc_chselr = 0x00000001; // Channel 0 ausgewaehlt
// Enable Interrupts
uint32_t *adc_ier; // ADC interrupt enable register
adc_ier = 0x40012400 + 0x04;
*adc_ier |= 0x00000004; // Interrupt bei Vorliegen des
   Wandelergebnisses
        // Set ADSTART
        *adc_cr = 0x00000004;
```

# 2.7 Konfiguration der USART

# 2.7.1 Allgemeines

# 2.7.2 Konfiguration der Register

Anmerkung: Fehlende Register wurden in ihrer Default-Einstellung belassen.

#### Control Register 1

Auszug aus RM S. 625-627

# 23.7.1 Control register 1 (USART\_CR1)

Address offset: 0x00 Reset value: 0x0000

| 31    | 30   | 29   | 28 | 27   | 26    | 25 | 24   | 23       | 22   | 21     | 20     | 19 | 18       | 17   | 16 |
|-------|------|------|----|------|-------|----|------|----------|------|--------|--------|----|----------|------|----|
| Res.  | Res. | Res. | M1 | Res. | RTOIE |    |      | DEAT[4:0 | ]    |        |        | I  | DEDT[4:0 | ]    |    |
|       |      |      | rw |      | rw    | rw | rw   | rw       | rw   | rw     | rw     | rw | rw       | rw   | rw |
| 15    | 14   | 13   | 12 | 11   | 10    | 9  | 8    | 7        | 6    | 5      | 4      | 3  | 2        | 1    | 0  |
| OVER8 | CMIE | MME  | M0 | WAKE | PCE   | PS | PEIE | TXEIE    | TCIE | RXNEIE | IDLEIE | TE | RE       | Res. | UE |
| rw    | rw   | rw   | rw | rw   | rw    | rw | rw   | rw       | rw   | rw     | rw     | rw | rw       |      | rw |

Bits 31:29 Reserved, must be kept at reset value

#### Bit 28 M1: Word length

This bit, with bit 12 (M0), determines the word length. It is set or cleared by software.

M[1:0] = 00: 1 Start bit, 8 data bits, n stop bits M[1:0] = 01: 1 Start bit, 9 data bits, n stop bits

M[1:0] = 10: 1 Start bit, 7 data bits, n stop bits

This bit can only be written when the USART is disabled (UE=0).

#### Bits 25:21 DEAT[4:0]: Driver Enable assertion time

This 5-bit value defines the time between the activation of the DE (Driver Enable) signal and the beginning of the start bit. It is expressed in sample time units (1/8 or 1/16 bit duration, depending on the oversampling rate).

This bit field can only be written when the USART is disabled (UE=0).

Note: If the Driver Enable feature is not supported, this bit is reserved and must be kept cleared. Please refer to Section 23.3: USART implementation on page 597.

#### Bits 20:16 DEDT[4:0]: Driver Enable de-assertion time

This 5-bit value defines the time between the end of the last stop bit, in a transmitted message, and the de-activation of the DE (Driver Enable) signal. It is expressed in sample time units (1/8 or 1/16 bit duration, depending on the oversampling rate).

If the USART\_TDR register is written during the DEDT time, the new data is transmitted only when the DEDT and DEAT times have both elapsed.

This bit field can only be written when the USART is disabled (UE=0).

Note: If the Driver Enable feature is not supported, this bit is reserved and must be kept cleared. Please refer to Section 23.3: USART implementation on page 597.

#### Bit 15 OVER8: Oversampling mode

- 0: Oversampling by 16
- 1: Oversampling by 8

This bit can only be written when the USART is disabled (UE=0).

#### Bit 12 M0: Word length

This bit determines the word length. It is set or cleared by software.

- 0: 1 Start bit, 8 data bits, n stop bits
- 1: 1 Start bit, 9 data bits, n stop bits

#### Bit 10 PCE: Parity control enable

This bit selects the hardware parity control (generation and detection). When the parity control is enabled, the computed parity is inserted at the MSB position (9th bit if M=1; 8th bit if M=0) and parity is checked on the received data. This bit is set and cleared by software. Once it is set, PCE is active after the current byte (in reception and in transmission).

- 0: Parity control disabled
- 1: Parity control enabled

This bit field can only be written when the USART is disabled (UE=0).

#### Bit 9 PS: Parity selection

This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity will be selected after the current byte.

- 0: Even parity
- 1: Odd parity

This bit field can only be written when the USART is disabled (UE=0).

#### Bit 5 RXNEIE: RXNE interrupt enable

This bit is set and cleared by software.

- 0: Interrupt is inhibited
- 1: A USART interrupt is generated whenever ORE=1 or RXNE=1 in the USART\_ISR register

#### Bit 3 TE: Transmitter enable

This bit enables the transmitter. It is set and cleared by software.

- 0: Transmitter is disabled
- 1. Transmitter is enabled

During transmission, a "0" pulse on the TE bit ("0" followed by "1") sends a preamble (idle line) after the current word. In order to generate an idle character, the TE must not be immediately written to 1.

#### Bit 2 RE: Receiver enable

This bit enables the receiver. It is set and cleared by software.

- 0: Receiver is disabled
- 1: Receiver is enabled and begins searching for a start bit
- Bit 1 Reserved, must be kept at reset value.

#### Bit 0 UE: USART enable

When this bit is cleared, the USART prescalers and outputs are stopped immediately, and current operations are discarded. The configuration of the USART is kept, but all the status flags, in the USART\_ISR are set to their default values. This bit is set and cleared by software.

- 0: USART prescaler and outputs disabled, low-power mode
- 1: USART enabled

Note: In order to go into low-power mode without generating errors on the line, the TE bit must be reset before and the software must wait for the TC bit in the USART\_ISR to be set before resetting the UE bit.

The DMA requests are also reset when UE = 0 so the DMA channel must be disabled before resetting the UE bit.

### Control Register 2

Auszug aus RM S. 628-630

### 23.7.2 Control register 2 (USART\_CR2)

Address offset: 0x04 Reset value: 0x0000

| 31   | 30                | 29        | 28 | 27    | 26   | 25   | 24    | 23   | 22      | 21    | 20           | 19      | 18    | 17    | 16   |
|------|-------------------|-----------|----|-------|------|------|-------|------|---------|-------|--------------|---------|-------|-------|------|
|      | ADD[7:4] ADD[3:0] |           |    |       |      |      | RTOEN | ABRM | OD[1:0] | ABREN | MSBFI<br>RST | DATAINV | TXINV | RXINV |      |
| rw   | rw                | rw        | rw | rw    | rw   | rw   | rw    | rw   | rw      | rw    | rw           | rw      | rw    | rw    | rw   |
| 15   | 14                | 13        | 12 | 11    | 10   | 9    | 8     | 7    | 6       | 5     | 4            | 3       | 2     | 1     | 0    |
| SWAP | Res.              | STOP[1:0] |    | CLKEN | CPOL | СРНА | LBCL  | Res. | Res.    | .Res. | ADDM7        | Res.    | Res.  | Res.  | Res. |
| rw   |                   | rw        | rw | rw    | rw   | rw   | rw    |      |         |       | rw           |         |       |       |      |

#### Bits 13:12 STOP[1:0]: STOP bits

These bits are used for programming the stop bits.

- 00: 1 stop bit
- 01: Reserved
- 10: 2 stop bits
- 11: Reserved

This bit field can only be written when the USART is disabled (UE=0).

## Control Register 3

Auszug aus RMS. 630-632

### 23.7.3 Control register 3 (USART\_CR3)

Address offset: 0x08

Reset value: 0x0000

| 31   | 30   | 29   | 28         | 27         | 26    | 25   | 24   | 23   | 22   | 21   | 20   | 19    | 18   | 17   | 16   |
|------|------|------|------------|------------|-------|------|------|------|------|------|------|-------|------|------|------|
| Res. | Res. | Res. | Res.       | Res.       | Res.  | Res. | Res. | Res. | Res. | R    | es.  |       | Res. |      | Res. |
|      |      |      |            |            |       |      |      |      |      |      |      |       |      |      |      |
| 15   | 14   | 13   | 12         | 11         | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3     | 2    | 1    | 0    |
| DEP  | DEM  | DDRE | OVR<br>DIS | ONE<br>BIT | CTSIE | CTSE | RTSE | DMAT | DMAR | Res. | Res. | HDSEL | Res. | Res. | EIE  |
| rw   | rw   | rw   | rw         | rw         | rw    | rw   | rw   | rw   | rw   |      |      | rw    |      |      | rw   |

#### Bit 14 DEM: Driver enable mode

This bit allows the user to activate the external transceiver control, through the DE signal.

- 0: DE function is disabled.
- 1: DE function is enabled. The DE signal is output on the RTS pin.
- This bit can only be written when the USART is disabled (UE=0).

Note: If the Driver Enable feature is not supported, this bit is reserved and must be kept cleared. Section 23.3: USART implementation on page 597.

## Bit 12 OVRDIS: Overrun Disable

This bit is used to disable the receive overrun detection.

- 0: Overrun Error Flag, ORE, is set when received data is not read before receiving new data.
- 1: Overrun functionality is disabled. If new data is received while the RXNE flag is still set the ORE flag is not set and the new received data overwrites the previous content of the USART\_RDR register.

This bit can only be written when the USART is disabled (UE=0).

Note: This control bit allows checking the communication flow without reading the data.

#### Bit 11 ONEBIT: One sample bit method enable

This bit allows the user to select the sample method. When the one sample bit method is selected the noise detection flag (NF) is disabled.

- 0: Three sample bit method
- 1: One sample bit method

This bit can only be written when the USART is disabled (UE=0).

Note: ONEBIT feature applies only to data bits, It does not apply to Start bit.

## **Baud Rate Register**

Auszug aus RM S. 633

## 23.7.4 Baud rate register (USART\_BRR)

This register can only be written when the USART is disabled (UE=0). It may be automatically updated by hardware in auto baud rate detection mode.

Address offset: 0x0C Reset value: 0x0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23     | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|--------|------|------|------|------|------|------|------|
| Res.   | Res. | Res. | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      |        |      |      |      |      |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7      | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|      |      |      |      |      |      |      |      |        |      |      |      |      |      |      |      |
|      |      |      |      |      |      |      | BRR  | [15:0] |      |      |      |      |      |      |      |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:4 BRR[15:4]

BRR[15:4] = USARTDIV[15:4]

Bits 3:0 BRR[3:0]

When OVER8 = 0, BRR[3:0] = USARTDIV[3:0]. When OVER8 = 1: BRR[2:0] = USARTDIV[3:0] shifted 1 bit to the right. BRR[3] must be kept cleared.

## Request Register

Auszug aus RM S. 634

## 23.7.6 Request register (USART\_RQR)

Address offset: 0x18 Reset value: 0x0000

| 31         | 30         | 29         | 28         | 27         | 26         | 25        | 24        | 23        | 22        | 21        | 20        | 19         | 18        | 17         | 16         |
|------------|------------|------------|------------|------------|------------|-----------|-----------|-----------|-----------|-----------|-----------|------------|-----------|------------|------------|
| Res.       | Res.       | Res.       | Res.       | Res.       | Res.       | Res.      | Res.      | Res.      | Res.      | Res.      | Res.      | Res.       | Res.      | Res.       | Res.       |
|            |            |            |            |            |            |           |           |           |           |           |           |            |           |            |            |
|            |            |            |            |            |            |           |           |           |           |           |           |            |           |            |            |
| 15         | 14         | 13         | 12         | 11         | 10         | 9         | 8         | 7         | 6         | 5         | 4         | 3          | 2         | 1          | 0          |
| 15<br>Res. | 14<br>Res. | 13<br>Res. | 12<br>Res. | 11<br>Res. | 10<br>Res. | 9<br>Res. | 8<br>Res. | 7<br>Res. | 6<br>Res. | 5<br>Res. | 4<br>Res. | 3<br>RXFRQ | 2<br>MMRQ | 1<br>SBKRQ | 0<br>ABRRQ |

Bits 31:4 Reserved, must be kept at reset value

Bit 3 RXFRQ: Receive data flush request

Writing 1 to this bit clears the RXNE flag.

This allows to discard the received data without reading it, and avoid an overrun condition.

## **Interrupt And Status Register**

Auszug aus RMS. 635-638

## 23.7.7 Interrupt and status register (USART\_ISR)

Address offset: 0x1C Reset value: 0x0200 00C0

| 31   | 30   | 29   | 28   | 27   | 26   | 25    | 24   | 23   | 22   | 21   | 20   | 19  | 18   | 17  | 16   |
|------|------|------|------|------|------|-------|------|------|------|------|------|-----|------|-----|------|
| Res.  | Res. | Res. | Res. | Res. | Res. | RWU | SBKF | CMF | BUSY |
|      |      |      |      |      |      |       |      |      |      |      |      | r   | r    | r   | r    |
| 15   | 14   | 13   | 12   | 11   | 10   | 9     | 8    | 7    | 6    | 5    | 4    | 3   | 2    | 1   | 0    |
| ABRF | ABRE | Res. | Res. | RTOF | CTS  | CTSIF | Res. | TXE  | TC   | RXNE | IDLE | ORE | NF   | FE  | PE   |
|      |      |      |      |      |      |       |      |      |      |      |      |     |      |     |      |

### Bit 6 TC: Transmission complete

This bit is set by hardware if the transmission of a frame containing data is complete and if TXE is set. An interrupt is generated if TCIE=1 in the USART\_CR1 register. It is cleared by software, writing 1 to the TCCF in the USART\_ICR register or by a write to the USART\_TDR register.

An interrupt is generated if TCIE=1 in the USART\_CR1 register.

0: Transmission is not complete

1: Transmission is complete

Note: If TE bit is reset and no transmission is on going, the TC bit will be set immediately.

#### Bit 5 RXNE: Read data register not empty

This bit is set by hardware when the content of the RDR shift register has been transferred to the USART\_RDR register. It is cleared by a read to the USART\_RDR register. The RXNE flag can also be cleared by writing 1 to the RXFRQ in the USART\_RQR register.

An interrupt is generated if RXNEIE=1 in the USART\_CR1 register.

0: data is not received

1: Received data is ready to be read.

## Receive Data Register

Auszug aus RM S. 639

### 23.7.9 Receive data register (USART\_RDR)

Address offset: 0x24 Reset value: Undefined

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24       | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |  |
|------|------|------|------|------|------|------|----------|------|------|------|------|------|------|------|------|--|
| Res.     | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. |  |
|      |      |      |      |      |      |      |          |      |      |      |      |      |      |      |      |  |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8        | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
| Res. | RDR[8:0] |      |      |      |      |      |      |      |      |  |
|      |      |      |      |      |      |      |          |      |      |      |      |      |      |      |      |  |

Bits 31:9 Reserved, must be kept at reset value.

Bits 8:0 RDR[8:0]: Receive data value

Contains the received data character.

The RDR register provides the parallel interface between the input shift register and the internal bus (see *Figure 226*).

When receiving with the parity enabled, the value read in the MSB bit is the received parity bit

## Transmit Data Register

Auszug aus RM S. 640

## 23.7.10 Transmit data register (USART\_TDR)

Address offset: 0x28 Reset value: Undefined

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24       | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |  |
|------|------|------|------|------|------|------|----------|------|------|------|------|------|------|------|------|--|
| Res.     | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. |  |
|      |      |      |      |      |      |      |          |      |      |      |      |      |      |      |      |  |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8        | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
| Res. | TDR[8:0] |      |      |      |      |      |      |      |      |  |
|      |      |      |      |      |      |      | rw       | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw   |  |

Bits 31:9 Reserved, must be kept at reset value.

Bits 8:0 TDR[8:0]: Transmit data value

Contains the data character to be transmitted.

The TDR register provides the parallel interface between the internal bus and the output shift register (see *Figure 226*).

When transmitting with the parity enabled (PCE bit set to 1 in the USART\_CR1 register), the value written in the MSB (bit 7 or bit 8 depending on the data length) has no effect because it is replaced by the parity.

Note: This register must be written only when TXE=1.

# 2.8 Konfiguration des NVIC und Implementierung der Interrupt-Service-Routinen

## 2.9 Implementierung in C

```
/*
Titel: main
Beschreibung:
Autor: Patrick Wintner
GitHub: https://github.com/EternalNothingness/https://
   github.com/EternalNothingness/DIC-5BHEL-Projekt_1-
   Serielle -Kommunikation-mit-uC. git. git
Datum der letzten Bearbeitung: 17.01.2021
#include <stdlib.h>
// — verwendete Abkuerzungen —
// STMR ... STM32F030F4 Reference Manual
volatile int adc_interrupt_flag = 0;
volatile int usart_interrupt_flag = 0;
void ADC1_IRQHandler(void) __attribute__((interrupt));
void ADC1_IRQHandler(void){
        uint32_t *adc_isr;
        adc_{isr} = 0x040012400 + 0x00;
        *adc_isr = 0x00000004; // Clear isr-flag
        adc_{interupt_flag} = 1;
}
void USART1_IRQHandler(void __attribute__((interrupt));
void USART1_IRQHandler(void){
        uint32_t *usart_rqr;
        usart_rqr = 0x40013800 + 0x00;
        *usart\_rqr \mid= 0x00000008; \ // \ Clear \ isr-flag
        usart_interrupt_flag = 1;
}
int main(){
        // — boot configuration —
        // Default; Boot von Main Flash Memory (Boot0 = 0)
```

```
// — alternate function configuration —
uint32_t *gpioA_afrh; // GPIO alternate function
   high register (STMR S. 141)
gpioA_afrh = 0x48000000 + 0x24;
*gpioA_afrh = 0x00010110; // Auswahl der AF1 (
   USART1) auf
// * PA9 (TX),
// * PA10 (RX) und
// * PA12 (DE)
uint32_t *gpioA_moder; // GPIO port mode register (
   STMR S. 136)
gpioA_moder = 0x48000000 + 0x00;
*gpioA_moder = 0x2A280003; // Enable der alternate
    functions ...
// * USART1 auf PA9(TX),
// * PA10(RX) und
// * PA12(DE) sowie
// * Aktivierung analog function auf PAO fuer den
   ADC
// — clock configuration —
uint32_t *rcc_cfgr; // Clock configuration register
    (STMR S. 101)
rcc_cfgr = 0x4002100 + 0x04;
*rcc\_cfgr = 0x00280000; // Festlegung des
   Multiplikationsfaktors der PLL (12 \Rightarrow f=12* 8MHz
uint32_t *rcc_cr; // Clock control register (STMR S
   . 99)
rcc_cr = 0x4002100 + 0x00;
*rcc_cr = 0x01000083; // Enable PLL
while ((*rcc_cr) \&\& 0x02000000) != 0x02000000) { // }
   Warten auf PLLRDY = 1
*rcc\_cfgr = 0x000000002; // Festlegung der PLL als
   SYSCLK
uint32_t *rcc_cfgr3; // Clock configuration
   register 3 (S. 123)
rcc_cfgr3 = 0x40021000 + 0x30;
```

```
*rcc\_cfgr3 = 0x00000001; // SYSCLK (PLL) als
   USART1-CLK ausgewaehlt
uint32_t *rcc_cr2; // Clock control register 2 (
   STMR S. 123)
rcc_cr2 = 0x40021000 + 0x34;
*rcc_cr2 = 0x00000001; // Enable HSI14
uint32 *adc_cfgr2; // ADC configuration register 2
   (STMR S. 216)
adc_cfgr2 = 0x40012400 + 0x10;
*adc\_cfgr2 = 0x000000000; // Default; HSI14-CLK als
    ADC-CLK festgelegt
uint32_t *rcc_apb2enr; // APB peripheral clock
   enable register 2 (STMR S. 112)
rcc_apb2enr = 0x40021000 + 0x18;
*rcc_apb2enr = 0x00004200 // Enable CLK der
// * USART1 und des
// * ADC
// ----
// — ADC configuration —
// Calibration software procedure (STMR S. 185)
// Ensure that ADEN=0 and DMAEN=0 -> automatisch
   nach Reset der Fall
\verb|uint32_t * adc_cr; // ADC control register STMR S|
   .210
adc_{cr} = 0x40012400 + 0x08;
*adc_cr = 0x80000000; // Set ADCAL=1
while ((*adc_cr) \&\& 0x80000000 == 0x80000000) \{ //
   Wait until ADCAL=0
}
// Enable the ADC (STMR S. 185)
uint32_t *adc_isr; // STMR S. 207
adc_{isr} = 0x040012400 + 0x00;
*adc_isr |= 0x00000001; // Clear ADRDY bit
*adc_cr \mid = 0x00000001; // Set ADEN=1
while (*adc_isr = 0x00000001) {// Wait until ADRDY=1
}
// miscellaneous
uint32_t *adc_cfgr1; // ADC configuration register
   1 (STMR S.212)
```

```
adc_cfgr1 = 0x40012400 + 0x0C;
//*adc_cfgr1 = 0x00003010;
*adc\_cfgr1 = 0x00002000; // continuous mode
*adc\_cfgr1 = 0x00001000; // overrun mode (
   overwrite)
*adc\_cfgr1 = 0x00000000; // data alignment (right)
*adc\_cfgr1 = 0x00000010; // resolution (8 bits)
// Sampling time selection
uint32_t *adc_smpr; // ADC sampling time register (
   STMR S. 216)
adc_smpr = 0x0x40012400 + 0x14;
*adc_smpr |= 0x00000000; // Default; sampling time
   = 1,5 clock cycles
// Channel Selection
uint32_t *adc_chselr; // ADC channel selection
   register (STMR S. 218)
adc_chselr = 0x40012400 + 0x28;
*adc\_chselr = 0x00000001; // Channel 0 ausgewaehlt
// Enable Interrupts
uint32_t *adc_ier; // ADC interrupt enable register
    (STMR S. 208)
adc_ier = 0x40012400 + 0x04;
*adc_ier = 0x00000004; // Interrupt bei Vorliegen
   des Wandelergebnisses
// Setting ADSTART
*adc_cr = 0x00000004;
// — NVIC/Interrupt configuration —
NVIC_EnableIRQ(27); // Enable USART1—Interrupt
NVIC_SetPriority(27, 2); // Setzen der Prioritaet
NVIC_EnableIRQ(12); // Enable USART1-Interrupt
NVIC_SetPriority(12, 3); // Setzen der Prioritaet
// —
// — USART1 configuration —
// reception procedure (STMR S. 605)
uint32_t *usart_cr1; // USART control register 1 (
   STMR S. 625)
usart_cr1 = 0x40013800 + 0x00;
```

```
*usart_cr1 |= 0x000000000; // Word length = 8 Bits (
   Default)
*usart_cr1 |= 0x00??0000; // Drive Enable assertion
    time = ???
*usart_cr1 |= 0x00??0000; // Drive Enable de-
   assertion time = ???
*usart_cr1 \mid = 0x000000000; // oversampling rate 16
*usart_cr1 |= 0 \times 00000400; // enable parity
*usart_cr1 = 0x00000200; // ODD parity gewaehlt
*usart_cr1 = 0x00000020; // Interrupt bei Empfang
   von Daten
uint32_t *usart_cr3; // USART control register 3 (
   STMR S. 630)
usart_cr3 = 0x40013800 + 0x08;
*usart_cr3 = 0x00005800 // Disable Overrun-Error,
   Enable DE-function, one sample bit method
uint32_t *usart_brr; // Baud rate register (STMR S.
    633)
usart_brr = 0x40013800 + 0x0C;
*usart_brr \mid = 0x000004E2; // Baud rate = 38400 fuer
    f = 48MHz
uint32_t *usart_cr2; // USART control register 2 (
   STMR S. 628)
usart_cr2 = 0x40013800 + 0x04;
*usart_cr2 |= 0 \times 000000000; // Default; 1 STOP bit
usart_cr1 = 0x00000001; // Enable USART1
usart_cr1 = 0x00000004; // Set the RE bit for
   enabling reception
// —
{\tt uint32\_t} *adc_isr; // ADC interrupt and status
   register (STMR S. 207)
adc_{isr} = 0x40012400 + 0x00;
uint32_t *adc_dr; // ADC data register (STMR S.
adc_{-}dr = 0x40012400 + 0x40;
{\tt uint32 * usart\_isr}; // USART interrupt and status
   register (STM S.635)
usart_isr = 0x40013800 + 0x1C;
```

```
uint32 *usart_tdr; // USART transmit data register
   (STMR S. 640)
usart_tdr = 0x40013800 + 0x28;
uint32_t *buf=malloc(10*sizeof(uint32_t)); // 10
   Byte (nur die jeweils letzten 8 Bit werden
   verwendet) Buffer fuer ADC
for (int i=0; i <=9; i++){
        *(buf+i) = 0x00; // Reset Buffer
}
// main loop
for (;;) {
        if(adc_interrupt_flag == 1){
                for (int i=9; i>0; i---){
                         *(buf+i) = *(buf+i-1); //
                            shift right
                *buf = *adc_dr;
                *adc_interrupt_flag = 0x00; //
                    Reset Interrupt-Flag
        if(usart_interrupt_flag == 1){
                *adc_{crr} = 0x00000010// Stop ADC
                    to avoid interruptions during
                    transmission
                *usart_cr1 &= 0xFFFFFFB // Disable
                     Reception
                *usart_cr1 = 0x00000008 // Enable
                    Transmission
                for (int i=9; i>=0; i---)
                         *usart_tdr = *(buf+i); //
                            Aeltere Daten werden
                            zuerst gesendet
                         while ((usart_isr && 0
                            x00000040) != 0x00000040
                            ){ // Wait until
                            transmission complete
                         }
                *usart_cr1 \&= 0xFFFFFF7 // Disable
                     Transmission
                *usart_cr1 |= 0x00000004; // Enable
                     Reception
```

```
*adc_cr |= 0x00000004; // Start ADC
*usart_interrupt_flag = 0x00; //
Reset Interrupt—Flag
}
}
```