

## STM32F412xE STM32F412xG

# Arm<sup>®</sup>-Cortex<sup>®</sup>-M4 32b MCU+FPU, 125 DMIPS, 1MB Flash, 256KB RAM, USB OTG FS, 17 TIMs, 1 ADC, 17 comm. interfaces

Datasheet - production data

#### **Features**

- Includes ST state-of-the-art patented technology
- Dynamic efficiency line with BAM (Batch acquisition mode)
- Core: Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 CPU with FPU, Adaptive real-time accelerator (ART Accelerator<sup>™</sup>) allowing 0-wait state execution from flash memory, frequency up to 100 MHz, memory protection unit, 125 DMIPS/1.25 DMIPS/MHz (Dhrystone 2.1), and DSP instructions
- Memories
  - Up to 1 Mbyte of flash memory
  - 256 Kbytes of SRAM
  - Flexible external static memory controller with up to 16-bit data bus: SRAM, PSRAM, NOR flash memory
  - Dual mode Quad-SPI interface
- LCD parallel interface, 8080/6800 modes
- Clock, reset and supply management
  - 1.7 V to 3.6 V application supply and I/Os
  - POR, PDR, PVD and BOR
  - 4-to-26 MHz crystal oscillator
  - Internal 16 MHz factory-trimmed RC
  - 32 kHz oscillator for RTC with calibration
  - Internal 32 kHz RC with calibration
- Power consumption
  - Run: 112 μA/MHz (peripheral off)
  - Stop (Flash in Stop mode, fast wakeup time): 50 μA typical at 25 °C; 75 μA max at 25 °C
  - Stop (flash memory in Deep power down mode, slow wakeup time): down to 18 μA at 25 °C; 40 μA max at 25 °C
  - Standby: 2.4  $\mu A$  at 25 °C / 1.7 V without RTC; 12  $\mu A$  at 85 °C at 1.7 V
  - V<sub>BAT</sub> supply for RTC: 1 μA at 25 °C 1×12-bit, 2.4 MSPS ADC: up to 16 channels



- 2x digital filters for sigma delta modulator,
   4x PDM interfaces, stereo microphone support
- General-purpose DMA: 16-stream DMA
- Up to 17 timers: up to twelve 16-bit timers, two 32-bit timers up to 100 MHz each with up to four IC/OC/PWM or pulse counter and quadrature (incremental) encoder input, two watchdog timers (independent and window), one SysTick timer
- Debug mode
  - Serial wire debug (SWD) and JTAG
  - Cortex<sup>®</sup>-M4 Embedded Trace Macrocell™
- Up to 114 I/O ports with interrupt capability
  - Up to 109 fast I/Os up to 100 MHz
  - Up to 114 five V-tolerant I/Os
- Up to 17 communication interfaces
  - Up to 4x I<sup>2</sup>C interfaces (SMBus/PMBus)
  - Up to 4 USARTs (2 x 12.5 Mbit/s, 2 x 6.25 Mbit/s), ISO 7816 interface, LIN, IrDA, modem control)
  - Up to 5 SPI/I2Ss (up to 50 Mbit/s, SPI or I2S audio protocol), out of which 2 muxed full-duplex I2S interfaces
  - SDIO interface (SD/MMC/eMMC)
  - Advanced connectivity: USB 2.0 full-speed device/host/OTG controller with PHY
  - 2x CAN (2.0B Active)
- True random number generator
- CRC calculation unit
- 96-bit unique ID
- RTC: subsecond accuracy, hardware calendar
- All packages are ECOPACK2 compliant

#### Table 1. Device summary

| Reference   | Part number                                        |
|-------------|----------------------------------------------------|
| STM32F412xE | STM32F412CE, STM32F412RE, STM32F412VE, STM32F412ZE |
| STM32F412xG | STM32F412CG, STM32F412RG, STM32F412VG, STM32F412ZG |

## **Applications**

- Motor drive and application control
- Medical equipment
- Industrial applications: PLC, inverters, circuit breakers
- · Printers, and scanners
- Alarm systems, video intercom, and HVAC
- Home audio appliances
- Mobile phone sensor hub
- Wearable devices
- · Connected objects
- Wifi modules

STM32F412xE/G Contents

## **Contents**

| 1 | Intro | duction                                                                                    | 2  |
|---|-------|--------------------------------------------------------------------------------------------|----|
| 2 | Desc  | ription                                                                                    | 3  |
|   | 2.1   | Compatibility with STM32F4 series                                                          | 5  |
| 3 | Func  | tional overview                                                                            | 8  |
|   | 3.1   | Arm <sup>®</sup> Cortex <sup>®</sup> -M4 with FPU core with embedded flash memory and SRAM | 8  |
|   | 3.2   | Adaptive real-time memory accelerator (ART Accelerator™) 1                                 | 8  |
|   | 3.3   | Batch Acquisition mode (BAM)                                                               | 8  |
|   | 3.4   | Memory protection unit                                                                     | 9  |
|   | 3.5   | Embedded flash memory                                                                      | 9  |
|   | 3.6   | One-time programmable bytes                                                                | 9  |
|   | 3.7   | CRC (cyclic redundancy check) calculation unit                                             | 9  |
|   | 3.8   | Embedded SRAM                                                                              |    |
|   | 3.9   | Multi-AHB bus matrix                                                                       | 20 |
|   | 3.10  | DMA controller (DMA)                                                                       | 20 |
|   | 3.11  | Flexible static memory controller (FSMC)                                                   | 21 |
|   | 3.12  | Quad-SPI memory interface (QUAD-SPI)                                                       | 21 |
|   | 3.13  | Nested vectored interrupt controller (NVIC)                                                | 22 |
|   | 3.14  | External interrupt/event controller (EXTI)                                                 | 22 |
|   | 3.15  | Clocks and startup                                                                         | 22 |
|   | 3.16  | Boot modes                                                                                 | 23 |
|   | 3.17  | Power supply schemes                                                                       | 23 |
|   | 3.18  | Power supply supervisor                                                                    | 25 |
|   |       | 3.18.1 Internal reset ON                                                                   | 25 |
|   |       | 3.18.2 Internal reset OFF                                                                  | 25 |
|   | 3.19  | Voltage regulator                                                                          | 26 |
|   |       | 3.19.1 Regulator ON                                                                        | 26 |
|   |       | 3.19.2 Regulator OFF                                                                       |    |
|   |       | 3.19.3 Regulator ON/OFF and internal reset ON/OFF availability                             |    |
|   | 3.20  | Real-time clock (RTC) and backup registers                                                 | 30 |

|   | 3.21 | Low-power modes                                                    | . 31 |
|---|------|--------------------------------------------------------------------|------|
|   | 3.22 | V <sub>BAT</sub> operation                                         | . 31 |
|   | 3.23 | Timers and watchdogs                                               | . 32 |
|   |      | 3.23.1 Advanced-control timers (TIM1, TIM8)                        | 34   |
|   |      | 3.23.2 General-purpose timers (TIMx)                               | 34   |
|   |      | 3.23.3 Basic timer (TIM6, TIM7)                                    | 34   |
|   |      | 3.23.4 Independent watchdog                                        |      |
|   |      | 3.23.5 Window watchdog                                             |      |
|   |      | 3.23.6 SysTick timer                                               |      |
|   | 3.24 | Inter-integrated circuit interface (I2C)                           |      |
|   | 3.25 | Universal synchronous/asynchronous receiver transmitters (USART) . |      |
|   | 3.26 | Serial peripheral interface (SPI)                                  |      |
|   | 3.27 | Inter-integrated sound (I <sup>2</sup> S)                          |      |
|   | 3.28 | Audio PLL (PLLI2S)                                                 | . 37 |
|   | 3.29 | Digital filter for sigma-delta modulators (DFSDM)                  | . 37 |
|   | 3.30 | Secure digital input/output interface (SDIO)                       | . 39 |
|   | 3.31 | Controller area network (bxCAN)                                    | . 39 |
|   | 3.32 | Universal serial bus on-the-go full-speed (USB_OTG_FS)             | . 39 |
|   | 3.33 | Random number generator (RNG)                                      | . 40 |
|   | 3.34 | General-purpose input/outputs (GPIOs)                              | . 40 |
|   | 3.35 | Analog-to-digital converter (ADC)                                  | . 40 |
|   | 3.36 | Temperature sensor                                                 | . 40 |
|   | 3.37 | Serial wire JTAG debug port (SWJ-DP)                               | . 40 |
|   | 3.38 | Embedded Trace Macrocell™                                          | . 41 |
| 4 | Pino | uts and pin description                                            | . 42 |
|   | 4.1  | WLSCP64 pinout description                                         | . 42 |
|   | 4.2  | UFQFPN48 pinout description                                        | . 43 |
|   | 4.3  | LQFP64 pinout description                                          | . 44 |
|   | 4.4  | LQFP100 pinout description                                         |      |
|   | 4.5  | LQFP144 pinout description                                         |      |
|   | 4.6  | UFBGA100 pinout description                                        |      |
|   | 4.7  | UFBGA144 pinout description                                        |      |
|   | 4.8  | Pin definition                                                     |      |
|   |      |                                                                    |      |

| 5 | Mem   | ory map  | pping                                                         | 73  |
|---|-------|----------|---------------------------------------------------------------|-----|
| 6 | Elect | rical ch | aracteristics                                                 | 77  |
|   | 6.1   | Parame   | eter conditions                                               | 77  |
|   |       | 6.1.1    | Minimum and maximum values                                    | 77  |
|   |       | 6.1.2    | Typical values                                                | 77  |
|   |       | 6.1.3    | Typical curves                                                | 77  |
|   |       | 6.1.4    | Loading capacitor                                             | 77  |
|   |       | 6.1.5    | Pin input voltage                                             | 77  |
|   |       | 6.1.6    | Power supply scheme                                           | 78  |
|   |       | 6.1.7    | Current consumption measurement                               | 79  |
|   | 6.2   | Absolut  | te maximum ratings                                            | 79  |
|   | 6.3   | Operati  | ng conditions                                                 | 81  |
|   |       | 6.3.1    | General operating conditions                                  | 81  |
|   |       | 6.3.2    | VCAP_1/VCAP_2 external capacitors                             |     |
|   |       | 6.3.3    | Operating conditions at power-up/power-down (regulator ON)    | 84  |
|   |       | 6.3.4    | Operating conditions at power-up / power-down (regulator OFF) | 85  |
|   |       | 6.3.5    | Embedded reset and power control block characteristics        | 85  |
|   |       | 6.3.6    | Supply current characteristics                                | 86  |
|   |       | 6.3.7    | Wakeup time from low-power modes                              | 104 |
|   |       | 6.3.8    | External clock source characteristics                         | 106 |
|   |       | 6.3.9    | Internal clock source characteristics                         | 110 |
|   |       | 6.3.10   | PLL characteristics                                           | 112 |
|   |       | 6.3.11   | PLL spread spectrum clock generation (SSCG) characteristics   | 114 |
|   |       | 6.3.12   | Memory characteristics                                        | 116 |
|   |       | 6.3.13   | EMC characteristics                                           | 118 |
|   |       | 6.3.14   | Absolute maximum ratings (electrical sensitivity)             | 120 |
|   |       | 6.3.15   | I/O current injection characteristics                         | 121 |
|   |       | 6.3.16   | I/O port characteristics                                      | 122 |
|   |       | 6.3.17   | NRST pin characteristics                                      | 126 |
|   |       | 6.3.18   | TIM timer characteristics                                     | 127 |
|   |       | 6.3.19   | Communications interfaces                                     | 128 |
|   |       | 6.3.20   | 12-bit ADC characteristics                                    | 140 |
|   |       | 6.3.21   | Temperature sensor characteristics                            | 146 |
|   |       | 6.3.22   | V <sub>BAT</sub> monitoring characteristics                   | 147 |
|   |       | 6.3.23   | Embedded reference voltage                                    | 147 |
|   |       | 6.3.24   | DFSDM characteristics                                         | 148 |

| Revision | history | y        |                                                             | 197 |
|----------|---------|----------|-------------------------------------------------------------|-----|
| 9        | Impor   | tant se  | curity notice                                               | 196 |
|          | B.3     | Display  | application example                                         | 195 |
|          | B.2     | Sensor   | Hub application example                                     | 194 |
|          | B.1     | USB O    | G full speed (FS) interface solutions                       | 192 |
| Appendix | (B A    | pplicati | on block diagrams                                           | 192 |
| Appendix | A R     | ecomm    | endations when using the internal reset OFF                 | 191 |
| 8        | Order   | ing info | ormation                                                    | 190 |
|          |         | 7.10.1   | Reference document                                          | 189 |
|          | 7.10    |          | I characteristics                                           |     |
|          | 7.9     | J        | e term definition                                           |     |
|          | 7.8     |          | 144 package information (A0Y2)                              |     |
|          | 7.7     |          | 100 package information (A0C2)                              |     |
|          | 7.6     | LQFP14   | 44 package information (1A)                                 | 178 |
|          | 7.5     | LQFP10   | 00 package information (1L)                                 | 175 |
|          | 7.4     | LQFP64   | package information (5W)                                    | 172 |
|          | 7.3     | UFQFP    | N48 package information (A0B9)                              | 170 |
|          | 7.2     | WLCSP    | 64 package information (A04F)                               | 167 |
|          | 7.1     | Device   | marking                                                     | 166 |
| 7        | Packa   | age info | rmation                                                     | 166 |
|          |         | 6.3.27   | RTC characteristics                                         | 165 |
|          |         | 6.3.26   | SD/SDIO MMC/eMMC card host interface (SDIO) characteristics |     |
|          |         | 6.3.25   | FSMC characteristics                                        | 149 |
|          |         |          |                                                             |     |

STM32F412xE/G List of tables

# List of tables

| Table 1.   | Device summary                                                                              | 2     |
|------------|---------------------------------------------------------------------------------------------|-------|
| Table 2.   | STM32F412xE/G features and peripheral counts                                                |       |
| Table 3.   | Embedded bootloader interfaces                                                              |       |
| Table 4.   | Regulator ON/OFF and internal power supply supervisor availability                          | . 30  |
| Table 5.   | Timer feature comparison                                                                    |       |
| Table 6.   | Comparison of I2C analog and digital filters                                                |       |
| Table 7.   | USART feature comparison                                                                    |       |
| Table 8.   | Legend/abbreviations used in the pinout table                                               |       |
| Table 9.   | STM32F412xE/G pin definition                                                                |       |
| Table 10.  | FSMC pin definition                                                                         |       |
| Table 11.  | STM32F412xE/G alternate functions                                                           |       |
| Table 12.  | STM32F412xE/G register boundary addresses                                                   |       |
| Table 13.  | Voltage characteristics                                                                     |       |
| Table 14.  | Current characteristics                                                                     |       |
| Table 15.  | Thermal characteristics                                                                     |       |
| Table 16.  | General operating conditions                                                                |       |
| Table 17.  | Features depending on the operating power supply range                                      |       |
| Table 18.  | VCAP_1/VCAP_2 operating conditions                                                          |       |
| Table 19.  | Operating conditions at power-up / power-down (regulator ON)                                |       |
| Table 20.  | Operating conditions at power-up / power-down (regulator OFF)                               |       |
| Table 21.  | Embedded reset and power control block characteristics                                      |       |
| Table 22.  | Typical and maximum current consumption, code with data processing (ART                     |       |
| . 45.6     | accelerator disabled) running from SRAM - V <sub>DD</sub> = 1.7 V                           | 87    |
| Table 23.  | Typical and maximum current consumption, code with data processing (ART                     |       |
|            | accelerator disabled) running from SRAM - V <sub>DD</sub> = 3.6 V                           | . 88  |
| Table 24.  | Typical and maximum current consumption in run mode, code with data processing              |       |
|            | (ART accelerator enabled except prefetch) running from flash memory- $V_{DD}$ = 1.7 V       | . 89  |
| Table 25.  | Typical and maximum current consumption in run mode, code with data processing              |       |
|            | (ART accelerator enabled except prefetch) running from flash memory - $V_{DD}$ = 3.6 V      | . 90  |
| Table 26.  | Typical and maximum current consumption in run mode, code with data processing              |       |
|            | (ART accelerator disabled) running from flash memory - V <sub>DD</sub> = 3.6 V              | . 91  |
| Table 27.  | Typical and maximum current consumption in run mode, code with data processing              |       |
| . 45.6 2   | (ART accelerator disabled) running from flash memory - V <sub>DD</sub> = 1.7 V              | 92    |
| Table 28.  | Typical and maximum current consumption in run mode, code with data processing              | . 02  |
| . 45.6 26. | (ART accelerator enabled with prefetch) running from flash memory - V <sub>DD</sub> = 3.6 V | 93    |
| Table 29.  | Typical and maximum current consumption in Sleep mode - V <sub>DD</sub> = 3.6 V             |       |
| Table 30.  | Typical and maximum current consumption in Sleep mode - V <sub>DD</sub> = 1.7 V             |       |
| Table 31.  | Typical and maximum current consumptions in Stop mode - V <sub>DD</sub> = 1.7 V             |       |
| Table 32.  | Typical and maximum current consumption in Stop mode - V <sub>DD</sub> =3.6 V               |       |
| Table 33.  | Typical and maximum current consumption in Standby mode - V <sub>DD</sub> = 1.7 V           |       |
| Table 34.  | Typical and maximum current consumption in Standby mode - V <sub>DD</sub> = 3.6 V           |       |
| Table 35.  | Typical and maximum current consumptions in V <sub>BAT</sub> mode                           |       |
| Table 36.  | Switching output I/O current consumption                                                    |       |
| Table 37.  | Peripheral current consumption                                                              |       |
| Table 38.  | Low-power mode wakeup timings <sup>(1)</sup>                                                | . 105 |
| Table 39.  | High-speed external user clock characteristics.                                             |       |
| Table 40.  | Low-speed external user clock characteristics                                               |       |
| Table 41.  | HSE 4-26 MHz oscillator characteristics                                                     |       |
|            |                                                                                             |       |



List of tables STM32F412xE/G

| Table 42.              | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz)              |     |
|------------------------|-----------------------------------------------------------------------------|-----|
| Table 43.              | HSI oscillator characteristics                                              |     |
| Table 44.              | LSI oscillator characteristics                                              |     |
| Table 45.              | Main PLL characteristics                                                    |     |
| Table 46.              | PLLI2S (audio PLL) characteristics                                          |     |
| Table 47.              | SSCG parameter constraints                                                  |     |
| Table 48.              | Flash memory characteristics                                                |     |
| Table 49.              | Flash memory programming                                                    |     |
| Table 50.              | Flash memory programming with V <sub>PP</sub> voltage                       |     |
| Table 51.              | Flash memory endurance and data retention                                   |     |
| Table 52.              | EMS characteristics for LQFP144 package                                     |     |
| Table 53.              | EMI characteristics for LQFP144                                             |     |
| Table 54.              | ESD absolute maximum ratings                                                |     |
| Table 55.              | Electrical sensitivities                                                    |     |
| Table 56.              | I/O current injection susceptibility                                        |     |
| Table 57.              | I/O static characteristics                                                  |     |
| Table 58.              | Output voltage characteristics                                              |     |
| Table 59.              | I/O AC characteristics                                                      |     |
| Table 60.              | NRST pin characteristics                                                    |     |
| Table 61.              | TIMx characteristics                                                        |     |
| Table 62.              | I <sup>2</sup> C characteristics                                            |     |
| Table 63.              | SCL frequency ( $f_{PCLK1}$ = 50 MHz, $V_{DD}$ = $V_{DD\_I2C}$ = 3.3 V)     | 129 |
| Table 64.              | FMPI <sup>2</sup> C characteristics                                         |     |
| Table 65.              | SPI dynamic characteristics                                                 |     |
| Table 66.              | I <sup>2</sup> S dynamic characteristics                                    |     |
| Table 67.              | QSPI dynamic characteristics in SDR mode                                    |     |
| Table 68.              | QSPI dynamic characteristics in DDR mode                                    |     |
| Table 69.              | USB OTG FS startup time                                                     |     |
| Table 70.              | USB OTG FS DC electrical characteristics                                    |     |
| Table 71.              | USB OTG FS electrical characteristics                                       |     |
| Table 72.              | ADC characteristics                                                         |     |
| Table 73.              | ADC accuracy at f <sub>ADC</sub> = 18 MHz                                   |     |
| Table 74.              | ADC accuracy at f <sub>ADC</sub> = 30 MHz                                   |     |
| Table 75.              | ADC accuracy at f <sub>ADC</sub> = 36 MHz                                   |     |
| Table 76.              | ADC dynamic accuracy at f <sub>ADC</sub> = 18 MHz - limited test conditions |     |
| Table 77.              | ADC dynamic accuracy at f <sub>ADC</sub> = 36 MHz - limited test conditions |     |
| Table 78.              | Temperature sensor characteristics                                          |     |
| Table 79.<br>Table 80. | Temperature sensor calibration values                                       |     |
| Table 81.              | V <sub>BAT</sub> monitoring characteristics                                 |     |
| Table 81.              | Internal reference voltage calibration values                               |     |
| Table 83.              | DFSDM characteristics                                                       |     |
| Table 84.              | Asynchronous non-multiplexed SRAM/PSRAM/NOR -                               | 140 |
| Table 04.              | read timings                                                                | 151 |
| Table 85.              | Asynchronous non-multiplexed SRAM/PSRAM/NOR read -                          | 151 |
| Table 00.              | NWAIT timings                                                               | 151 |
| Table 86.              | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings                   |     |
| Table 87.              | Asynchronous non-multiplexed SRAM/PSRAM/NOR write -                         | 152 |
| Table UI.              | NWAIT timings                                                               | 153 |
| Table 88.              | Asynchronous multiplexed PSRAM/NOR read timings                             |     |
| Table 89.              | Asynchronous multiplexed PSRAM/NOR read-NWAIT timings                       |     |
| Table 90.              | Asynchronous multiplexed PSRAM/NOR write timings                            |     |
| '                      | ,                                                                           |     |

STM32F412xE/G List of tables

| Table 91.  | Asynchronous multiplexed PSRAM/NOR write-NWAIT timings             | 156 |
|------------|--------------------------------------------------------------------|-----|
| Table 92.  | Synchronous multiplexed NOR/PSRAM read timings                     |     |
| Table 93.  | Synchronous multiplexed PSRAM write timings                        |     |
| Table 94.  | Synchronous non-multiplexed NOR/PSRAM read timings                 |     |
| Table 95.  | Synchronous non-multiplexed PSRAM write timings                    |     |
| Table 96.  | Dynamic characteristics: SD / MMC characteristics                  | 164 |
| Table 97.  | Dynamic characteristics: eMMC characteristics VDD = 1.7 V to 1.9 V |     |
| Table 98.  | RTC characteristics                                                | 165 |
| Table 99.  | WLCSP64 - Mechanical data                                          | 167 |
| Table 100. | WLCSP64 - Example of PCB design rules (0.4 mm pitch)               | 168 |
| Table 101. | UFQFPN48 – Mechanical data                                         | 171 |
| Table 102. | LQFP64 - Mechanical data                                           | 173 |
| Table 103. | LQFP100 - Mechanical data                                          | 176 |
| Table 104. | LQFP144 - Mechanical data                                          | 179 |
| Table 105. | UFBGA100 - Mechanical data                                         | 183 |
| Table 106. | UFBGA100 - Example of PCB design rules (0.5 mm pitch BGA)          | 184 |
| Table 107. | UFBGA144 - Mechanical data                                         | 186 |
| Table 108. | UFBGA144 - Example of PCB design rules (0.80 mm pitch BGA)         | 187 |
| Table 109. | Term definition                                                    | 188 |
| Table 110. | Package thermal characteristics                                    | 189 |
| Table 111. | Ordering information scheme                                        | 190 |
| Table 112  | Document revision history                                          | 197 |



List of figures STM32F412xE/G

# **List of figures**

| Figure 1.  | Compatible board design for LQFP100 package                                        | 15  |
|------------|------------------------------------------------------------------------------------|-----|
| Figure 2.  | Compatible board design for LQFP64 package                                         | 16  |
| Figure 3.  | Compatible board design for LQFP144 package                                        |     |
| Figure 4.  | STM32F412xE/G block diagram                                                        |     |
| Figure 5.  | Multi-AHB matrix                                                                   |     |
| Figure 6.  | VDDUSB connected to an external independent power supply                           | 24  |
| Figure 7.  | Power supply supervisor interconnection with internal reset OFF                    |     |
| Figure 8.  | Regulator OFF                                                                      | 28  |
| Figure 9.  | Startup in regulator OFF: slow V <sub>DD</sub> slope                               |     |
|            | power-down reset risen after V <sub>CAP 1</sub> /V <sub>CAP 2</sub> stabilization  | 29  |
| Figure 10. | Startup in regulator OFF mode: fast V <sub>DD</sub> slope                          |     |
|            | power-down reset risen before V <sub>CAP_1</sub> /V <sub>CAP_2</sub> stabilization | 29  |
| Figure 11. | STM32F412xE/G WLCSP64 pinout                                                       | 42  |
| Figure 12. | STM32F412xE/G UFQFPN48 pinout                                                      | 43  |
| Figure 13. | STM32F412xE/G LQFP64 pinout                                                        |     |
| Figure 14. | STM32F412xE/G LQFP100 pinout                                                       |     |
| Figure 15. | STM32F412xE/G LQFP144 pinout                                                       |     |
| Figure 16. | STM32F412xE/G UFBGA100 pinout                                                      |     |
| Figure 17. | STM32F412xE/G UFBGA144 pinout                                                      | 48  |
| Figure 18. | Memory map                                                                         |     |
| Figure 19. | Pin loading conditions                                                             |     |
| Figure 20. | Input voltage measurement                                                          |     |
| Figure 21. | Power supply scheme                                                                |     |
| Figure 22. | Current consumption measurement scheme                                             | 79  |
| Figure 23. | External capacitor C <sub>EXT</sub>                                                | 84  |
| Figure 24. | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON/LSE oscillator        |     |
|            | "low power" mode selection)                                                        | 98  |
| Figure 25. | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON/LSE oscillator        |     |
|            | "high drive" mode selection)                                                       |     |
| Figure 26. | Low-power mode wakeup                                                              |     |
| Figure 27. | High-speed external clock source AC timing diagram                                 |     |
| Figure 28. | Low-speed external clock source AC timing diagram                                  |     |
| Figure 29. | Typical application with an 8 MHz crystal                                          |     |
| Figure 30. | Typical application with a 32.768 kHz crystal                                      |     |
| Figure 31. | ACC <sub>HSI</sub> versus temperature                                              |     |
| Figure 32. | ACC <sub>LSI</sub> versus temperature                                              |     |
| Figure 33. | PLL output clock waveforms in center spread mode                                   | 115 |
| Figure 34. | PLL output clock waveforms in down spread mode                                     |     |
| Figure 35. | FT/TC I/O input characteristics                                                    |     |
| Figure 36. | I/O AC characteristics definition                                                  |     |
| Figure 37. | Recommended NRST pin protection                                                    |     |
| Figure 38. | I <sup>2</sup> C bus AC waveforms and measurement circuit                          |     |
| Figure 39. | FMPI <sup>2</sup> C timing diagram and measurement circuit                         | 131 |
| Figure 40. | SPI timing diagram - slave mode and CPHA = 0                                       | 133 |
| Figure 41. | SPI timing diagram - slave mode and CPHA = 1\11                                    | 134 |
| Figure 42. | SPI timing diagram - master mode <sup>(1)</sup>                                    | 134 |
| Figure 43. | 1 <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup>            | 136 |
| Figure 44. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup>           | 136 |



STM32F412xE/G List of figures

| Figure 45. | USB OTG FS timings: definition of data signal rise and fall time                             | 139 |
|------------|----------------------------------------------------------------------------------------------|-----|
| Figure 46. | ADC accuracy characteristics                                                                 | 143 |
| Figure 47. | Typical connection diagram using the ADC                                                     | 144 |
| Figure 48. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | 145 |
| Figure 49. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> )     | 146 |
| Figure 50. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms                                   |     |
| Figure 51. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms                                  | 152 |
| Figure 52. | Asynchronous multiplexed PSRAM/NOR read waveforms                                            | 153 |
| Figure 53. | Asynchronous multiplexed PSRAM/NOR write waveforms                                           | 155 |
| Figure 54. | Synchronous multiplexed NOR/PSRAM read timings                                               | 157 |
| Figure 55. | Synchronous multiplexed PSRAM write timings                                                  | 159 |
| Figure 56. | Synchronous non-multiplexed NOR/PSRAM read timings                                           | 161 |
| Figure 57. | Synchronous non-multiplexed PSRAM write timings                                              | 162 |
| Figure 58. | SDIO high-speed mode                                                                         | 164 |
| Figure 59. | SD default mode                                                                              | 164 |
| Figure 60. | WLCSP64 - Outline                                                                            | 167 |
| Figure 61. | WLCSP64 - Footprint example                                                                  | 168 |
| Figure 62. | WLCSP64 marking example (package top view)                                                   | 169 |
| Figure 63. | UFQFPN48 – Outline                                                                           |     |
| Figure 64. | UFQFPN48 – Footprint example                                                                 | 171 |
| Figure 65. | LQFP64 - Outline <sup>(15)</sup>                                                             | 172 |
| Figure 66. | LQFP64 - Footprint example                                                                   | 174 |
| Figure 67. | LQFP100 - Outline <sup>(15)</sup>                                                            | 175 |
| Figure 68. | LQFP100 - Footprint example                                                                  |     |
| Figure 69. | LQFP144 - Outline <sup>(15)</sup>                                                            | 178 |
| Figure 70. | LQFP144 - Footprint example                                                                  | 181 |
| Figure 71. | UFBGA100 - Outline <sup>(13)</sup>                                                           | 182 |
| Figure 72. | UFBGA100 - Footprint example                                                                 | 184 |
| Figure 73. | UFBGA144 - Outline <sup>(13)</sup>                                                           | 185 |
| Figure 74. | UFBGA144 - Footprint example                                                                 | 187 |
| Figure 75. | USB controller configured as peripheral-only and used in Full speed mode                     | 192 |
| Figure 76. | USB peripheral-only Full speed mode with direct connection                                   |     |
|            | for VBUS sense                                                                               |     |
| Figure 77. | USB peripheral-only Full speed mode, VBUS detection using GPIO                               | 193 |
| Figure 78. | USB controller configured as host-only and used in full speed mode                           |     |
| Figure 79. | USB controller configured in dual mode and used in full speed mode                           | 194 |
| Figure 80. | Sensor Hub application example                                                               | 194 |
| Figure 81. | Display application example                                                                  | 195 |
|            |                                                                                              |     |



DS11139 Rev 9 11/202

Introduction STM32F412xE/G

## 1 Introduction

This datasheet provides the description of the STM32F412xE/G microcontrollers.

This document should be read in conjunction with the reference manual RM0402 "STM32F412 advanced Arm<sup>®</sup>-based 32-bit MCUs. The reference manual is available from the STMicroelectronics website *www.st.com*.

For information on the Arm<sup>®(a)</sup> Cortex<sup>®</sup>-M4 core, refer to the Cortex<sup>®</sup>-M4 technical reference manual, available from the www.arm.com website.

arm

a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

STM32F412xE/G Description

## 2 Description

STM32F412xE/G devices are based on the high-performance Arm<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core operating at a frequency of up to 100 MHz. Their Cortex<sup>®</sup>-M4 core features a Floating point unit (FPU) single precision which supports all Arm single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security.

STM32F412xE/G devices belong to the STM32 Dynamic Efficiency<sup>TM</sup> product line (with products combining power efficiency, performance and integration) while adding a new innovative feature called Batch Acquisition Mode (BAM) allowing even more power consumption saving during data batching.

STM32F412xE/G devices incorporate high-speed embedded memories (up to 1 Mbyte of flash memory, 256 Kbytes of SRAM), and an extensive range of enhanced I/Os and peripherals connected to two APB buses, three AHB buses and a 32-bit multi-AHB bus matrix.

All devices offer one 12-bit ADC, a low-power RTC, twelve general-purpose 16-bit timers, two PWM timers for motor control and two general-purpose 32-bit timers.

They also feature standard and advanced communication interfaces:

- Up to four I<sup>2</sup>Cs, including one I<sup>2</sup>C supporting Fast-Mode Plus
- Five SPIs
- Five I<sup>2</sup>Ss of which two are full duplex. To achieve audio class accuracy, the I<sup>2</sup>S peripherals can be clocked via a dedicated internal audio PLL, or via an external clock to allow synchronization.
- Four USARTs
- An SDIO/MMC interface
- A USB 2.0 OTG full-speed interface
- Two CANs.

In addition, STM32F412xE/G devices embed advanced peripherals:

- A flexible static memory controller interface (FSMC)
- A Quad-SPI memory interface
- A digital filter for sigma modulator (DFSDM), two filters, up to four inputs, and support of microphone MEMs.

STM32F412xE/G devices are offered in 7 packages ranging from 48 to 144 pins. The set of available peripherals depends on the selected package.

The STM32F412xE/G operates in the -40 to +125 °C temperature range from a 1.7 (PDR OFF) to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications.

Description STM32F412xE/G

Table 2. STM32F412xE/G features and peripheral counts

| Per                                  | ripherals                           |                  | STM3              | 2F412xE                 |                         | STM32F412xG      |                       |                         |                         |  |  |
|--------------------------------------|-------------------------------------|------------------|-------------------|-------------------------|-------------------------|------------------|-----------------------|-------------------------|-------------------------|--|--|
| Flash men                            | nory (Kbyte)                        | 512              |                   |                         |                         |                  | 1                     | 1024                    |                         |  |  |
| SRAM<br>(Kbyte)                      | System                              | 256              |                   |                         |                         |                  |                       |                         |                         |  |  |
| FSMC mei<br>controller <sup>(1</sup> | mory                                |                  | -                 |                         | 1                       |                  | -                     |                         | 1                       |  |  |
| Quad-SPI interface                   | memory                              | -                |                   | 1                       |                         | -                |                       | 1                       |                         |  |  |
|                                      | General-<br>purpose                 |                  |                   |                         | 10                      | )                |                       |                         |                         |  |  |
| Timers Advanced-control              |                                     |                  | 2                 |                         |                         |                  |                       |                         |                         |  |  |
|                                      | Basic                               |                  |                   |                         | 2                       |                  |                       |                         |                         |  |  |
| Random n                             | umber generator                     |                  |                   |                         | 1                       |                  |                       |                         |                         |  |  |
| i                                    | SPI/ I <sup>2</sup> S               |                  |                   |                         | 5/5 (2 full             | duplex)          |                       |                         |                         |  |  |
| Comm.                                | I <sup>2</sup> C                    |                  |                   |                         | 3                       |                  |                       |                         |                         |  |  |
|                                      | I <sup>2</sup> CFMP                 |                  |                   |                         | 1                       |                  |                       |                         |                         |  |  |
|                                      | USART                               | 4 <sup>(2)</sup> |                   | 4                       |                         | 4 <sup>(2)</sup> | 4 <sup>(2)</sup> 4    |                         |                         |  |  |
| interfaces                           | SDIO/MMC                            |                  |                   |                         | 1                       | l                |                       |                         |                         |  |  |
|                                      | USB/OTG FS<br>Dual power rail       |                  | 1<br>No           |                         | 1<br>Yes                | 1<br>No          |                       |                         | 1<br>Yes                |  |  |
|                                      | CAN                                 | 2                |                   |                         |                         |                  |                       |                         |                         |  |  |
|                                      | digital Filters for<br>ta modulator | 2                |                   | 2                       |                         | 2 2              |                       |                         |                         |  |  |
| Number of                            | channels                            | 3                | 4                 |                         |                         | 3                | 4                     |                         |                         |  |  |
| LCD parall<br>Data bus s             | el interface<br>size                | -                | 8                 | 16                      |                         | -                | 8 16                  |                         | 6                       |  |  |
| GPIOs                                |                                     | 36               | 50                | 81                      | 114                     | 36               | 50                    | 81                      | 114                     |  |  |
| 12-bit ADC                           | ;                                   |                  |                   |                         | 1                       | Į.               |                       | •                       | •                       |  |  |
| Number of                            | channels                            | 10 16 10 16      |                   |                         |                         |                  |                       |                         |                         |  |  |
| Maximum                              | CPU frequency                       | 100 MHz          |                   |                         |                         |                  |                       |                         |                         |  |  |
| Operating voltage                    |                                     |                  |                   |                         | 1.7 to                  | 3.6 V            |                       |                         |                         |  |  |
|                                      |                                     |                  | Ambient ter       | mperatures:             | -40 to +85 °            | C / -40 to       | +105 °C/ -            | 40 to +125              | °C                      |  |  |
| Operating                            | temperatures                        |                  |                   | Junctio                 | n temperatu             | re: -40 to       | +130 °C               |                         |                         |  |  |
| Package                              |                                     | UFQ<br>FPN48     | LQFP64<br>WLCSP64 | UFBGA<br>100<br>LQFP100 | UFBGA<br>144<br>LQFP144 | UFQ<br>FPN48     | LQFP64<br>WLCSP<br>64 | UFBGA<br>100<br>LQFP100 | UFBGA<br>144<br>LQFP144 |  |  |

<sup>1.</sup> The FSMC can also be used to interface most graphic LCD controllers.

<sup>2.</sup> Limited application for the USART3 since RX is not available for the UFQFPN48.

STM32F412xE/G Description

## 2.1 Compatibility with STM32F4 series

The STM32F412xE/G are fully software and feature compatible with the STM32F4 series (STM32F42x, STM32F401, STM32F43x, STM32F41x, STM32F405 and STM32F407)

The STM32F412xE/G can be used as drop-in replacement of the other STM32F4 products but some slight changes have to be done on the PCB board.



Figure 1. Compatible board design for LQFP100 package

Description STM32F412xE/G

STM32F401xx STM32F410xx STM32F411xx STM32F412xx STM32F405/STM32F415 line STM32F446xx PC12 PC11 PC10 PA15 PA14 PC12 PC11 PC10 PA15 PA14 VDD VDD vss VSS PB11 not available anymore Replaced by V<sub>CAP\_1</sub> V<sub>CAP 1</sub> increased to 4.7 µf ESR 1  $\Omega$  or below 1 VSS VDD VSS VDD MSv37803V2

Figure 2. Compatible board design for LQFP64 package





**A**7/

STM32F412xE/G Description



Figure 4. STM32F412xE/G block diagram

The timers connected to APB2 are clocked from TIMxCLK up to 100 MHz, while the timers connected to APB1 are clocked from TIMxCLK up to 50 MHz.

#### 3 Functional overview

# 3.1 Arm<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU core with embedded flash memory and SRAM

The Arm<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processor is the latest generation of Arm processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The Arm<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an Arm core in the memory size usually associated with 8- and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU (floating point unit) speeds up software development by using metalanguage development tools, while avoiding saturation.

The STM32F412xE/G devices are compatible with all Arm tools and software.

Figure 4 shows the general block diagram of the STM32F412xE/G.

Note: Cortex<sup>®</sup>-M4 with FPU is binary compatible with Cortex<sup>®</sup>-M3.

## 3.2 Adaptive real-time memory accelerator (ART Accelerator™)

The ART Accelerator™ is a memory accelerator which is optimized for STM32 industry-standard Arm® Cortex®-M4 with FPU processors. It balances the inherent performance advantage of the Arm® Cortex®-M4 with FPU over flash memory technologies, which normally requires the processor to wait for the flash memory at higher frequencies.

To release the processor full 125 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 128-bit flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART Accelerator is equivalent to 0 wait state program execution from flash memory at a CPU frequency up to 100 MHz.

## 3.3 Batch Acquisition mode (BAM)

The Batch acquisition mode allows enhanced power efficiency during data batching. It enables data acquisition through any communication peripherals directly to memory using the DMA in reduced power consumption as well as data processing while the rest of the system is in low-power mode (including the flash and ART). For example in an audio system, a smart combination of PDM audio sample acquisition and processing from the DFSDM directly to RAM (flash and ART TM stopped) with the DMA using BAM followed by some very short processing from flash allows to drastically reduce the power consumption of the application. A dedicated application note (AN4515) describes how to implement the STM32F412xE/G BAM to allow the best power efficiency.

### 3.4 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 byte and the whole 4 Gbyte of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.

### 3.5 Embedded flash memory

The devices embed up to 1 Mbyte of flash memory available for storing programs and data.

The flash memory user area can be protected against reading by an entrusted code (Read Protection, RDP) with different protection levels.

The flash user sectors can also be individually protected against write operation.

Furthermore the proprietary readout protection (PCROP) can also individually protect the flash user sectors against D-bus read accesses.

(Additional information can be found in the product reference manual).

To optimize the power consumption the flash memory can also be switched off in Run or in Sleep mode (see Section 3.21: Low-power modes).

Two modes are available: flash memory in Stop mode or in DeepSleep mode (trade off between power saving and startup time.

Before disabling the flash memory, the code must be executed from the internal RAM.

## 3.6 One-time programmable bytes

A one-time programmable area is available with16 OTP blocks of 32 bytes. Each block can be individually locked

(Additional information can be found in the product reference manual)

## 3.7 CRC (cyclic redundancy check) calculation unit

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the flash memory integrity. The CRC calculation unit helps compute a software signature during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location.



DS11139 Rev 9 19/202

#### 3.8 Embedded SRAM

All devices embed 256 Kbytes of system SRAM which can be accessed (read/write) at CPU clock speed with 0 wait states

#### 3.9 Multi-AHB bus matrix

The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs) and the slaves (flash memory, RAM, AHB and APB peripherals) and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously.



Figure 5. Multi-AHB matrix

## 3.10 DMA controller (DMA)

The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They feature dedicated FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB).

The two DMA controllers support circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code.

Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals:

- SPI and I<sup>2</sup>S
- I<sup>2</sup>C and I<sup>2</sup>CFMP
- USART
- General-purpose, basic and advanced-control timers TIMx
- SD/SDIO/MMC/eMMC host interface
- Quad-SPI
- ADC
- Digital Filter for sigma-delta modulator (DFSDM) with a separate stream for each filter.

## 3.11 Flexible static memory controller (FSMC)

The Flexible static memory controller (FSMC) includes a NOR/PSRAM memory controller. It features four Chip Select outputs supporting the following modes: SRAM, PSRAM and NOR flash memory.

The main functions are:

- 8-,16-bit data bus width
- Write FIFO
- Maximum FSMC\_CLK frequency for synchronous accesses is 90 MHz.

#### LCD parallel interface

The FSMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost-effective graphic applications using LCD modules with embedded controllers or high performance solutions using external controllers with dedicated acceleration.

## 3.12 Quad-SPI memory interface (QUAD-SPI)

All devices embed a Quad-SPI memory interface, which is a specialized communication interface targeting single, dual or quad-SPI flash memories. It can work in direct mode through registers, external flash memory status register polling mode and memory mapped mode. Up to 256 Mbyte of external flash memory are mapped. They can be accessed in 8, 16 or 32-bit mode. Code execution is also supported. The opcode and the frame format are fully programmable. Communication can be performed either in single data rate or dual data rate.

### 3.13 Nested vectored interrupt controller (NVIC)

The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 81 maskable interrupt channels plus the 16 interrupt lines of the  $Cortex^{\textcircled{\$}}$ -M4 with FPU.

- Closely coupled NVIC gives low-latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Allows early processing of interrupts
- Processing of late arriving, higher-priority interrupts
- Support tail chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

This hardware block provides flexible interrupt management features with minimum interrupt latency.

### 3.14 External interrupt/event controller (EXTI)

The external interrupt/event controller consists of 21 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 114 GPIOs can be connected to the 16 external interrupt lines.

## 3.15 Clocks and startup

On reset the 16 MHz internal RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer 1% accuracy at 25 °C. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock can be monitored for failure. If a failure is detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 100 MHz. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails).

Several prescalers allow the configuration of the three AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the three AHB buses and high-speed APB domains is 100 MHz. The maximum allowed frequency of the low-speed APB domain is 50 MHz.

The devices embed a dedicated PLL (PLLI2S) which allows to achieve audio class performance. In this case, the I<sup>2</sup>S master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz.

#### 3.16 Boot modes

At startup, boot pins are used to select one out of three boot options:

- Boot from user flash memory
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in system memory. It is used to reprogram the flash memory by using one of the interface listed in the *Table 3* or the USB OTG FS in device mode through DFU (device firmware upgrade).

| Package  | USART1<br>PA9/<br>PA10 | USART2<br>PD6/<br>PD5 | USART3<br>PB11/<br>PB10 | I2C1<br>PB6/<br>PB7 | I2C2<br>PF0/<br>PF1 | I2C3<br>PA8/<br>PB4 | I2C<br>FMP1<br>PB14/<br>PB15 | SPI1<br>PA4/<br>PA5/<br>PA6/<br>PA7 | SPI3<br>PA15/<br>PC10/<br>PC11/<br>PC12 | SPI4<br>PE11/<br>PE12/<br>PE13/<br>PE14 | CAN2<br>PB5/<br>PB13 | USB<br>PA11<br>/P12 |
|----------|------------------------|-----------------------|-------------------------|---------------------|---------------------|---------------------|------------------------------|-------------------------------------|-----------------------------------------|-----------------------------------------|----------------------|---------------------|
| UFQFPN48 | Y                      | -                     | -                       | Y                   | -                   | Υ                   | Y                            | Y                                   | ı                                       | -                                       | Y                    | Υ                   |
| WLCSP64  | Y                      | -                     | -                       | Υ                   | -                   | Υ                   | Υ                            | Υ                                   | Υ                                       | -                                       | Υ                    | Υ                   |
| LQFP64   | Y                      | -                     | -                       | Υ                   | -                   | Υ                   | Y                            | Y                                   | Υ                                       | -                                       | Υ                    | Υ                   |
| LQFP100  | Y                      | Y                     | -                       | Y                   | -                   | Y                   | Y                            | Y                                   | Y                                       | Υ                                       | Υ                    | Υ                   |
| LQFP144  | Y                      | Y                     | Y                       | Υ                   | Υ                   | Υ                   | Υ                            | Υ                                   | Υ                                       | Υ                                       | Υ                    | Υ                   |
| UFBGA100 | Y                      | Y                     | Y                       | Y                   | -                   | Y                   | Y                            | Y                                   | Y                                       | Υ                                       | Υ                    | Υ                   |
| UFBGA144 | Y                      | Y                     | Y                       | Y                   | Υ                   | Υ                   | Y                            | Υ                                   | Y                                       | Y                                       | Y                    | Υ                   |

Table 3. Embedded bootloader interfaces

For more detailed information on the bootloader, refer to Application Note: AN2606, STM32™ microcontroller system memory boot mode.

## 3.17 Power supply schemes

- V<sub>DD</sub> = 1.7 to 3.6 V: external power supply for I/Os with the internal supervisor (POR/PDR) disabled, provided externally through V<sub>DD</sub> pins. Requires the use of an external power supply supervisor connected to the V<sub>DD</sub> and NRST pins.
- V<sub>SSA</sub>, V<sub>DDA</sub> = 1.7 to 3.6 V: external analog power supplies for ADC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively, with decoupling technique.

Note:

The  $V_{DD}/V_{DDA}$  minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.18.2: Internal reset OFF). Refer to Table 4: Regulator ON/OFF and internal power supply supervisor availability to identify the packages supporting this option.

- $V_{BAT}$  = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when  $V_{DD}$  is not present.
- $\bullet$   $V_{DDUSB}$  can be connected either to VDD or an external independent power supply (3.0 to 3.6 V) for USB transceivers.
  - For example, when device is powered at 1.8 V, an independent power supply 3.3V can be connected to  $V_{DDUSB}$ . When the  $V_{DDUSB}$  is connected to a separated power supply,

23/202

it is independent from  $V_{DD}$  or  $V_{DDA}$  but it must be the last supply to be provided and the first to disappear.

The following conditions VDDUSB must be respected:

- During power-on phase ( $V_{DD} < V_{DD\_MIN}$ ),  $V_{DDUSB}$  should be always lower than  $V_{DD}$
- During power-down phase ( $V_{DD} < V_{DD\_MIN}$ ),  $V_{DDUSB}$  should be always lower than  $V_{DD}$
- V<sub>DDUSB</sub> rising and falling time rate specifications must be respected.
- In operating mode phase, V<sub>DDUSB</sub> could be lower or higher than VDD:
  - If USB is used, the associated GPIOs powered by  $V_{DDUSB}$  are operating between  $V_{DDUSB\ MIN}$  and  $V_{DDUSB\ MAX}$ .
  - $-\,$  If USB is not used, the associated GPIOs powered by  $V_{DDUSB}$  are operating between  $V_{DD\_MIN}$  and  $V_{DD\_MAX}.$



24/202 DS11139 Rev 9

### 3.18 Power supply supervisor

#### 3.18.1 Internal reset ON

This feature is available for  $V_{DD}$  operating voltage range 1.8 V to 3.6 V.

On packages embedding the PDR\_ON pin, the power supply supervisor is enabled by holding PDR\_ON high. On the other package, the power supply supervisor is always enabled.

The device has an integrated power-on reset (POR) / power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR is always active, and ensures proper operation starting from 1.8 V. After the 1.8 V POR threshold level is reached, the option byte loading process starts, either to confirm or modify default thresholds, or to disable BOR permanently. Three BOR thresholds are available through option bytes.

The device remains in reset mode when  $V_{DD}$  is below a specified threshold,  $V_{POR/PDR}$  or  $V_{BOR}$ , without the need for an external reset circuit.

The device also features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}/V_{DDA}$  power supply and compares it to the  $V_{PVD}$  threshold. An interrupt can be generated when  $V_{DD}/V_{DDA}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}/V_{DDA}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

#### 3.18.2 Internal reset OFF

This feature is available only on packages featuring the PDR\_ON pin. The internal power-on reset (POR) / power-down reset (PDR) circuitry is disabled by setting the PDR\_ON pin to low.

An external power supply supervisor should monitor  $V_{DD}$  and should set the device in reset mode when  $V_{DD}$  is below 1.7 V. NRST should be connected to this external power supply supervisor. Refer to *Figure 7: Power supply supervisor interconnection with internal reset OFF*.



Figure 7. Power supply supervisor interconnection with internal reset OFF<sup>(1)</sup>

1. The PRD\_ON pin is available only on WLCSP64, UFBGA100, UFBGA144 and LQFP144 packages.

A comprehensive set of power-saving mode allows to design low-power applications.

When the internal reset is OFF, the following integrated features are no longer supported:

- The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled.
- The brownout reset (BOR) circuitry must be disabled.
- The embedded programmable voltage detector (PVD) is disabled.
- V<sub>BAT</sub> functionality is no more available and VBAT pin should be connected to V<sub>DD</sub>.

#### Voltage regulator 3.19

The regulator has three operating modes:

- Main regulator mode (MR)
- Low power regulator (LPR)
- Power-down

#### 3.19.1 **Regulator ON**

On packages embedding the BYPASS REG pin, the regulator is enabled by holding BYPASS REG low. The WLCSP64 is available in two versions, one with the regulator internally enabled and one with the regulator internally disabled. On all other packages, the regulator is always enabled.

DS11139 Rev 9 26/202

There are three power modes configured by software when the regulator is ON:

MR is used in the nominal regulation mode (With different voltage scaling in Run mode)
 In Main regulator mode (MR mode), different voltage scaling are provided to reach the best compromise between maximum frequency and dynamic power consumption.

- LPR is used in the Stop mode
  - The LP regulator mode is configured by software when entering Stop mode.
- Power-down is used in Standby mode.

The Power-down mode is activated only when entering in Standby mode. The regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption. The contents of the registers and SRAM are lost.

Depending on the package, one or two external ceramic capacitors should be connected on the VCAP\_1 and VCAP\_2 pins. The VCAP\_2 pin is only available for the 100 pins and 144 pins packages.

All packages have the regulator ON feature.

#### 3.19.2 Regulator OFF

The regulator is disabled by holding BYPASS\_REG pin high.

This feature is available only on UFBGA100 and UFBGA144 packages, which feature the BYPASS\_REG pin. The WLCSP64 is available in two versions, one with a fixed enabled regulator and one with a fixed disabled regulator (see *Table 4: Regulator ON/OFF and internal power supply supervisor availability* and *Section 8: Ordering information*). The regulator OFF mode allows to supply externally a  $V_{12}$  voltage source through  $V_{CAP_1}$  and  $V_{CAP_2}$  pins.

Since the internal voltage scaling is not managed internally, the external voltage value must be aligned with the targeted maximum frequency.

The two 2.2  $\mu$ F ceramic capacitors should be replaced by two 100 nF decoupling capacitors.

When the regulator is OFF, there is no more internal monitoring on  $V_{12}$ . An external power supply supervisor should be used to monitor the  $V_{12}$  of the logic power domain. PA0 pin should be used for this purpose, and act as power-on reset on  $V_{12}$  power domain.

In regulator OFF mode, the following features are no more supported:

- PA0 cannot be used as a GPIO pin since it allows to reset a part of the V<sub>12</sub> logic power domain which is not reset by the NRST pin.
- As long as PA0 is kept low, the debug mode cannot be used under power-on reset. As a consequence, PA0 and NRST pins must be managed separately if the debug connection under reset or pre-reset is required.

External V<sub>CAP\_1/2</sub> power supply supervisor Ext. reset controller active when V<sub>CAP\_1/2</sub> < Min V<sub>12</sub>

PAO NRST

V<sub>DD</sub>

BYPASS\_REG

V<sub>CAP\_1</sub>

V<sub>CAP\_2</sub>

ai18498V3

Figure 8. Regulator OFF

The following conditions must be respected:

- V<sub>DD</sub> should always be higher than V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to avoid current injection between power domains.
- If the time for V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to reach V<sub>12</sub> minimum value is faster than the time for V<sub>DD</sub> to reach 1.7 V, then PA0 should be kept low to cover both conditions: until V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> reach V<sub>12</sub> minimum value and until V<sub>DD</sub> reaches 1.7 V (see *Figure 9*).
- Otherwise, if the time for V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to reach V<sub>12</sub> minimum value is slower than the time for V<sub>DD</sub> to reach 1.7 V, then PA0 could be asserted low externally (see Figure 10).
- If  $V_{CAP\_1}$  and  $V_{CAP\_2}$  go below  $V_{12}$  minimum value and  $V_{DD}$  is higher than 1.7 V, then a reset must be asserted on PA0 pin.

Note: The minimum value of  $V_{12}$  depends on the maximum frequency targeted in the application.

PDR = 1.7 V

V<sub>CAP\_1</sub>/V<sub>CAP\_2</sub>

Win V<sub>12</sub>

NRST

MSv31179V2

Figure 9. Startup in regulator OFF: slow  $V_{DD}$  slope power-down reset risen after  $V_{CAP-1}/V_{CAP-2}$  stabilization

1. This figure is valid whatever the internal reset mode (ON or OFF).



Figure 10. Startup in regulator OFF mode: fast  $V_{DD}$  slope power-down reset risen before  $V_{CAP\ 1}/V_{CAP\ 2}$  stabilization

1. This figure is valid whatever the internal reset mode (ON or OFF).

#### 3.19.3 Regulator ON/OFF and internal reset ON/OFF availability

Table 4. Regulator ON/OFF and internal power supply supervisor availability

| Package                            | Regulator ON              | Regulator OFF             | Power supply supervisor ON           | Power supply supervisor OFF          |  |
|------------------------------------|---------------------------|---------------------------|--------------------------------------|--------------------------------------|--|
| UFQFPN48                           | Yes                       | No                        | Yes                                  | No                                   |  |
| WLCSP64                            | Yes                       | No                        | Yes<br>PDR_ON set to V <sub>DD</sub> | Yes PDR_ON set to V <sub>SS</sub>    |  |
| WLCSP64<br>option P <sup>(1)</sup> | No                        | Yes                       | Yes<br>PDR_ON set to V <sub>DD</sub> | Yes<br>PDR_ON set to V <sub>SS</sub> |  |
| LQFP64                             | Yes                       | No                        | Yes                                  | No                                   |  |
| LQFP100                            | Yes                       | No                        | Yes                                  | No                                   |  |
| LQFP144                            | Yes                       | No                        |                                      |                                      |  |
| UFBGA100                           | Yes BYPASS_REG set to VSS | Yes BYPASS_REG set to VDD | Yes PDR ON set to VDD                | Yes<br>PDR_ON set to V <sub>SS</sub> |  |
| UFBGA144                           | Yes BYPASS_REG set to VSS | Yes BYPASS_REG set to VDD |                                      |                                      |  |

<sup>1.</sup> Refer to Section 8: Ordering information.

#### 3.20 Real-time clock (RTC) and backup registers

The backup domain includes:

- The real-time clock (RTC)
- 20 backup registers

The real-time clock (RTC) is an independent BCD timer/counter. Dedicated registers contain the second, minute, hour (in 12/24 hour), week day, date, month, year, in BCD (binarycoded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day of the month are performed automatically. The RTC features a reference clock detection, a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC provides a programmable alarm and programmable periodic interrupts with wakeup from Stop and Standby modes. The sub-seconds value is also available in binary format.

It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 32 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation.

Two alarm registers are used to generate an alarm at a specific time and calendar fields can be independently masked for alarm comparison. To generate a periodic interrupt, a 16-bit programmable binary auto-reload downcounter with programmable resolution is available and allows automatic wakeup and periodic alarms from every 120 µs to every 36 hours.

A 20-bit prescaler is used for the time base clock. It is by default configured to generate a time base of 1 second from a clock at 32.768 kHz.

The backup registers are 32-bit registers used to store 80 byte of user application data when V<sub>DD</sub> power is not present. Backup registers are not reset by a system, a power reset,

or when the device wakes up from the Standby mode (see Section 3.21: Low-power modes).

Additional 32-bit registers contain the programmable alarm subseconds, seconds, minutes, hours, day, and date.

The RTC and backup registers are supplied through a switch that is powered either from the  $V_{DD}$  supply when present or from the  $V_{BAT}$  pin.

## 3.21 Low-power modes

The devices support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

#### Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

To further reduce the power consumption, the flash memory can be switched off before entering in Sleep mode. Note that this requires a code execution from the RAM.

#### Stop mode

The Stop mode achieves the lowest power consumption while retaining the contents of SRAM and registers. All clocks in the 1.2 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode.

The device can be woken up from the Stop mode by any of the EXTI line (the EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm/ wakeup/ tamper/ time stamp events).

#### Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.2 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, the SRAM and register contents are lost except for registers in the backup domain when selected.

The device exits the Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on one of the WKUP pins, or an RTC alarm/ wakeup/ tamper/time stamp event occurs.

Standby mode is not supported when the embedded voltage regulator is bypassed and the 1.2 V domain is controlled by an external power.

## 3.22 $V_{BAT}$ operation

The VBAT pin allows to power the device  $V_{BAT}$  domain from an external battery, an external super-capacitor, or from  $V_{DD}$  when no external battery and an external super-capacitor are present.

 $V_{BAT}$  operation is activated when  $V_{DD}$  is not present.

The VBAT pin supplies the RTC and the backup registers.

Note: When the microcontroller is supplied from VBAT, external interrupts and RTC alarm/events do not exit it from  $V_{BAT}$  operation. When PDR\_ON pin is not connected to  $V_{DD}$  (internal

DS11139 Rev 9 31/202

Reset OFF), the  $V_{BAT}$  functionality is no more available and VBAT pin should be connected to  $V_{DD}$ .

## 3.23 Timers and watchdogs

The devices embed two advanced-control timer, ten general-purpose timers, two basic timers, two watchdog timers and one SysTick timer.

All timer counters can be frozen in debug mode.

*Table 5* compares the features of the advanced-control and general-purpose timers.

Table 5. Timer feature comparison

| Timer<br>type        | Timer           | Counter resolution | Counter<br>type         | Prescaler<br>factor                         | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complemen-<br>tary output | Max.<br>interface<br>clock<br>(MHz) | Max.<br>timer<br>clock<br>(MHz) |
|----------------------|-----------------|--------------------|-------------------------|---------------------------------------------|------------------------------|---------------------------------|---------------------------|-------------------------------------|---------------------------------|
| Advance<br>d-control | TIM1,<br>TIM8   | 16-bit             | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and<br>65536 | Yes                          | 4                               | Yes                       | 100                                 | 100                             |
| General              | TIM2,<br>TIM5   | 32-bit             | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and<br>65536 | Yes                          | 4                               | No                        | 50                                  | 100                             |
|                      | TIM3,<br>TIM4   | 16-bit             | Up,<br>Down,<br>Up/down | Any integer between 1 and 65536             | Yes                          | 4                               | No                        | 50                                  | 100                             |
|                      | TIM9            | 16-bit             | Up                      | Any<br>integer<br>between 1<br>and<br>65536 | No                           | 2                               | No                        | 100                                 | 100                             |
|                      | TIM10,<br>TIM11 | 16-bit             | Up                      | Any<br>integer<br>between 1<br>and<br>65536 | No                           | 1                               | No                        | 100                                 | 100                             |
|                      | TIM12           | 16-bit             | Up                      | Any<br>integer<br>between 1<br>and<br>65536 | No                           | 2                               | No                        | 50                                  | 100                             |
|                      | TIM13,<br>TIM14 | 16-bit             | Up                      | Any<br>integer<br>between 1<br>and<br>65536 | No                           | 1                               | No                        | 50                                  | 100                             |
| Basic<br>timers      | TIM6,<br>TIM7   | 16-bit             | Up                      | Any<br>integer<br>between 1<br>and<br>65536 | Yes                          | 0                               | No                        | 50                                  | 100                             |

#### 3.23.1 Advanced-control timers (TIM1, TIM8)

The advanced-control timers (TIM1/8) can be seen as three-phase PWM generator multiplexed on 4 independent channels. They have complementary PWM outputs with programmable inserted dead times. They can also be considered as complete general-purpose timers. Their 4 independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge- or center-aligned modes)
- One-pulse mode output

If configured as standard 16-bit timers, they have the same features as the general-purpose TIMx timers. If configured as a 16-bit PWM generator, they have full modulation capability (0-100%).

The advanced-control timers can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining.

TIM1 and TIM8 support independent DMA request generation.

#### 3.23.2 General-purpose timers (TIMx)

There are ten synchronizable general-purpose timers embedded in the STM32F412xE/G (see *Table 5* for differences).

#### TIM2, TIM3, TIM4, TIM5

The STM32F412xE/G devices include 4 full-featured general-purpose timers: TIM2. TIM3, TIM4 and TIM5. TIM2 and TIM5 timers are based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler while TIM3 and TIM4 timers are based on a 16-bit auto-reload up/downcounter plus a 16-bit prescaler. They all features four independent channels for input capture/output compare, PWM or one-pulse mode output. This gives up to 15 input capture/output compare/PWMs

TIM2. TIM3, TIM4 and TIM5 general-purpose timers can operate together or in conjunction with the other general-purpose timers and TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining.

Any of these general-purpose timers can be used to generate PWM output.

TIM2. TIM3, TIM4 and TIM5 channels have independent DMA request generation. They are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 4 hall-effect sensors.

#### TIM9, TIM10, TIM11, TIM12, TIM13 and TIM14

These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM10, TIM11, TIM13 and TIM14 feature one independent channel, whereas TIM9 and TIM12 have two independent channels for input capture/output compare, PWM or one-pulse mode output. They can be synchronized with TIM2. TIM3, TIM4 and TIM5 full-featured general-purpose timers or used as simple time bases.

#### 3.23.3 Basic timer (TIM6, TIM7)

TIM6 and TIM7 timers are basic 16-bit timers. They support independent DMA request generation.



#### 3.23.4 Independent watchdog

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes.

#### 3.23.5 Window watchdog

The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

#### 3.23.6 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard downcounter. It features:

- A 24-bit downcounter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0
- Programmable clock source.

## 3.24 Inter-integrated circuit interface (I<sup>2</sup>C)

The devices feature up to four I<sup>2</sup>C bus interfaces which can operate in multimaster and slave modes:

- One I<sup>2</sup>C interface supports the Standard mode (up to 100 kHz), Fast-mode (up to 400 kHz) modes and Fast-mode plus (up to 1 MHz).
- Three I<sup>2</sup>C interfaces support the Standard mode (up to 100 KHz) and the Fast mode (up to 400 KHz). Their frequency can be increased up to 1 MHz. For more details on the complete solution, refer to the nearest STMicroelectronics sales office.

All I<sup>2</sup>C interfaces features 7/10-bit addressing mode and 7-bit addressing mode (as slave) and embed a hardware CRC generation/verification.

They can be served by DMA and they support SMBus 2.0/PMBus.

The devices also include programmable analog and digital noise filters (see Table 6).

Table 6. Comparison of I2C analog and digital filters

|                                  | Analog filter | Digital filter                                         |
|----------------------------------|---------------|--------------------------------------------------------|
| Pulse width of suppressed spikes | ≥ 50 ns       | Programmable length from 1 to 15 I2C peripheral clocks |

# 3.25 Universal synchronous/asynchronous receiver transmitters (USART)

The devices embed four universal synchronous/asynchronous receiver transmitters (USART1, USART2, USART3 and USART6).

These four interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. USART1 and USART6 interfaces are able to communicate at speeds of up to 12.5 Mbit/s. USART2 and USART3 interfaces communicate at up to 6.25 bit/s.

All USART interfaces provide hardware management of the CTS and RTS signals, Smart Card mode (ISO 7816 compliant) and SPI-like communication capability. All interfaces can be served by the DMA controller.

| USART<br>name | Standard<br>features | Modem<br>(RTS/CTS) | LIN | SPI<br>master | irDA | Smartcard<br>(ISO 7816) | Max. baud<br>rate in Mbit/s<br>(oversampling<br>by 16) | Max. baud<br>rate in Mbit/s<br>(oversampling<br>by 8) | APB<br>mapping            |
|---------------|----------------------|--------------------|-----|---------------|------|-------------------------|--------------------------------------------------------|-------------------------------------------------------|---------------------------|
| USART1        | Х                    | Х                  | Х   | Х             | Х    | Х                       | 6.25                                                   | 12.5                                                  | APB2<br>(max.<br>100 MHz) |
| USART2        | Х                    | Х                  | X   | Х             | Х    | Х                       | 3.12                                                   | 6.25                                                  | APB1<br>(max.<br>50 MHz)  |
| USART3        | Х                    | Х                  | х   | Х             | Х    | Х                       | 3.12                                                   | 6.25                                                  | APB1<br>(max.<br>50 MHz)  |
| USART6        | Х                    | Х                  | х   | Х             | Х    | Х                       | 6.25                                                   | 12.5                                                  | APB2<br>(max.<br>100 MHz) |

Table 7. USART feature comparison

## 3.26 Serial peripheral interface (SPI)

The devices feature five SPIs in slave and master modes in full-duplex and simplex communication modes. SPI1, SPI4 and SPI5 can communicate at up to 50 Mbit/s, SPI2 and SPI3 can communicate at up to 25 Mbit/s. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. All SPIs can be served by the DMA controller.

The SPI interfaces can be configured to operate in TI mode for communications in master mode and slave mode.

<sup>1.</sup> The RX is not available for the UFQFPN48 package.

STM32F412xE/G Functional overview

### 3.27 Inter-integrated sound (I<sup>2</sup>S)

Five standard I<sup>2</sup>S interfaces (multiplexed with SPI1 to SPI5) are available. They can be operated in master or slave mode, in simplex communication mode, and full duplex mode for I2S2 and I2S3. All I<sup>2</sup>S interfaces can be configured to operate with a 16-/32-bit resolution as an input or output channel. I2Sx audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency.

All I<sup>2</sup>Sx interfaces can be served by the DMA controller.

#### 3.28 Audio PLL (PLLI2S)

The devices feature an additional dedicated PLL for audio I<sup>2</sup>S applications. It allows to achieve error-free I<sup>2</sup>S sampling clock accuracy without compromising on the CPU performance, while using USB peripherals.

Different sources can be selected for the I2S master clock of the APB1 and the I2S master clock of the APB2. This gives the flexibility to work with two different audio sampling frequencies. The different possible sources are the main PLL, the PLLI2S, HSE or HSI clocks or an external clock provided through a pin (external PLL or Codec output)

The PLLI2S configuration can be modified to manage an I<sup>2</sup>S sample rate change without disabling the main PLL (PLL) used for CPU, USB and Ethernet interfaces.

The audio PLL can be programmed with very low error to obtain sampling rates ranging from 8 KHz to 192 KHz.

### 3.29 Digital filter for sigma-delta modulators (DFSDM)

The device embeds one DFSDM with 2 digital filters modules and 4 external input serial channels (transceivers) or alternately 2 internal parallel inputs support.

The amount of filters defines the number of conversions which can be performed simultaneously.

The DFSDM peripheral is dedicated to interface the external  $\Sigma\Delta$  modulators to microcontroller and then to perform digital filtering of the received data streams (which represent analog value on  $\Sigma\Delta$  modulators inputs). DFSDM can also interface PDM (Pulse Density Modulation) microphones and perform PDM to PCM conversion and filtering in hardware. DFSDM features optional parallel data stream inputs from microcontrollers memory (through DMA/CPU transfers into DFSDM).

DFSDM transceivers support several serial interface formats (to support various  $\Sigma\Delta$  modulators). DFSDM digital filter modules perform digital processing according user selected filter parameters with up to 24-bit final ADC resolution.

Functional overview STM32F412xE/G

#### The DFSDM peripheral supports:

- 4 multiplexed input digital serial channels:
  - configurable SPI interface to connect various SD modulator(s)
  - configurable Manchester coded 1 wire interface support
  - PDM (Pulse Density Modulation) microphone input support
  - maximum input clock frequency up to 20 MHz (10 MHz for Manchester coding)
  - clock output for SD modulator(s): 0...20 MHz
- alternative inputs from 4 internal digital parallel channels (up to 16 bit input resolution):
  - internal sources: device memory data streams (DMA)
- 2 digital filter modules with adjustable digital signal processing:
  - Sinc<sup>x</sup> filter: filter order/type (1...5), oversampling ratio (up to 1...1024)
  - integrator: oversampling ratio (1...256)
- up to 24-bit output data resolution, signed output data format
- automatic data offset correction (offset stored in register by user)
- continuous or single conversion
- start-of-conversion triggered by
  - software trigger
  - internal timers
  - external events
  - start-of-conversion synchronously with first digital filter module (DFSDM1FLT0)
- analog watchdog feature:
  - low value and high value data threshold registers
  - dedicated configurable Sinc<sup>x</sup> digital filter (order = 1...3, oversampling ratio = 1...32
  - input from digital output data or from selected input digital serial channels
  - continuous monitoring independently from standard conversion
- short circuit detector to detect saturated analog input values (bottom and top range):
  - up to 8-bit counter to detect 1...256 consecutive 0's or 1's on serial data stream
  - monitoring continuously each input serial channel
- break signal generation on analog watchdog event or on short circuit detector event
- extremes detector:
  - storage of minimum and maximum values of final conversion data
  - refreshed by software
- DMA capability to read the final conversion data
- interrupts: end of conversion, overrun, analog watchdog, short circuit input serial channel clock absence
- "regulator" or injected" conversions:
  - "regular" conversions can be requested at any time or even in continuous mode without having any impact on the timing of "injected" conversions
  - "injected" conversions for precise timing and with high conversion priority.

STM32F412xE/G Functional overview

#### 3.30 Secure digital input/output interface (SDIO)

An SD/SDIO/MMC host interface is available, that supports MultiMediaCard System Specification Version 4.2 in three different databus modes: 1-bit (default), 4-bit and 8-bit.

The interface allows data transfer at up to 50 MHz, and is compliant with the SD Memory Card Specification Version 2.0.

The SDIO Card Specification Version 2.0 is also supported with two different databus modes: 1-bit (default) and 4-bit.

The current version supports only one SD/SDIO/MMC4.2 card at any one time and a stack of MMC4.1 or previous.

In addition to SD/SDIO/MMC/eMMC, this interface is fully compliant with the CE-ATA digital protocol Rev1.1.

#### 3.31 Controller area network (bxCAN)

The two CANs are compliant with the 2.0A and B (active) specifications with a bitrate up to 1 Mbit/s. They can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. Each CAN has three transmit mailboxes, two receive FIFOS with 3 stages and 28 shared scalable filter banks (all of them can be used even if one CAN is used). 256 byte of SRAM are allocated for each CAN.

#### 3.32 Universal serial bus on-the-go full-speed (USB\_OTG\_FS)

The devices embed an USB OTG full-speed device/host/OTG peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator. The Battery Charging Detection (BCD) can detect and identify the type of port, it is connected to (standard USB or charger). The type of charging is also detected: Dedicated Charging Port (DCP), Charging Downstream Port (CDP) and Standard Downstream Port (SDP). Some packages provide a dedicated USB power rail allowing a different supply for the USB and for the rest of the chip. For instance the chip can be powered with the minimum specified supply and the USB running at the level defined by the standard. The major features are:

- Combined Rx and Tx FIFO size of 320 × 35 bits with dynamic FIFO sizing
- Supports the session request protocol (SRP) and host negotiation protocol (HNP)
- 6 bidirectional endpoints
- 12 host channels with periodic OUT support
- HNP/SNP/IP inside (no need for any external resistor)
- For OTG/Host modes, a power switch is needed in case bus-powered devices are connected
- Link power management (LPM)
- Battery charging detection (BCD) supporting DCP, CDP, and SDP (battery charging specification revision 1.2)

Functional overview STM32F412xE/G

#### 3.33 Random number generator (RNG)

All devices embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit.

#### 3.34 General-purpose input/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current-capable and have speed selection to better manage internal noise, power consumption and electromagnetic emission.

The I/O configuration can be locked if needed by following a specific sequence in order to avoid spurious writing to the I/Os registers.

Fast I/O handling allowing maximum I/O toggling up to 100 MHz.

#### 3.35 Analog-to-digital converter (ADC)

One 12-bit analog-to-digital converter is embedded and shares up to 16 external channels, performing conversions in the single-shot or scan mode. In scan mode, automatic conversion is performed on a selected group of analog inputs.

The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

To synchronize A/D conversion and timers, the ADCs could be triggered by any of TIM1, TIM2, TIM3, TIM4 or TIM5 timer.

### 3.36 Temperature sensor

The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 1.7 V and 3.6 V. The temperature sensor is internally connected to the ADC\_IN18 input channel which is used to convert the sensor output voltage into a digital value. Refer to the reference manual for additional information.

As the offset of the temperature sensor varies from chip to chip due to process variation, the internal temperature sensor is mainly suitable for applications that detect temperature changes instead of absolute temperatures. If an accurate temperature reading is needed, then an external temperature sensor part should be used.

### 3.37 Serial wire JTAG debug port (SWJ-DP)

The Arm SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.



STM32F412xE/G Functional overview

#### 3.38 Embedded Trace Macrocell™

The Arm Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F412xE/G through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using any high-speed channel available. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors.

The Embedded Trace Macrocell operates with third party debugger software tools.

# 4 Pinouts and pin description

# 4.1 WLSCP64 pinout description

Figure 11. STM32F412xE/G WLCSP64 pinout

|   |                   | .94.0              |        |     |       |        |      |      |
|---|-------------------|--------------------|--------|-----|-------|--------|------|------|
|   |                   |                    |        |     |       |        |      |      |
|   | 8                 | 7                  | 6      | 5   | 4     | 3      | 2    |      |
| Α | VDD               | vss                | PB7    | PB3 | PD2   | PC12   | PA15 | VDD  |
| В | PC13              | VBAT               | PB9    | PB6 | PB4   | PC11   | PA14 | vss  |
| С | PC14-<br>OSC32_IN | PC15-<br>OSC32_OUT | PDR_ON | PB8 | PB5   | PC10   | PA13 | PA12 |
| D | PH0 -<br>OSC_IN   | NRST               | PC3    | PC0 | воот0 | PA11   | PA10 | PA9  |
| E | PH1 -<br>OSC_OUT  | PC2                | PA0    | PA7 | PC4   | PA8    | PC9  | PC7  |
| F | PC1               | VDDA/<br>VREF+     | PA3    | PA5 | PB1   | PC8    | PB15 | PC6  |
| G | VSSA/<br>VREF-    | PA1                | PA4    | PC5 | PB2   | PB12   | PB13 | PB14 |
| н | PA2               | VDD                | PA6    | PB0 | PB10  | VCAP_1 | vss  | VDD  |
|   |                   |                    |        |     |       |        |      |      |

<sup>1.</sup> The above figure shows the package bump side.

## 4.2 UFQFPN48 pinout description



Figure 12. STM32F412xE/G UFQFPN48 pinout

1. The above figure shows the package top view.

44/202

#### 4.3 LQFP64 pinout description

Figure 13. STM32F412xE/G LQFP64 pinout



1. The above figure shows the package top view.

DS11139 Rev 9

#### 4.4 LQFP100 pinout description

Figure 14. STM32F412xE/G LQFP100 pinout



1. The above figure shows the package top view.

#### 4.5 LQFP144 pinout description

Figure 15. STM32F412xE/G LQFP144 pinout



1. The above figure shows the package top view.

# 4.6 UFBGA100 pinout description

Figure 16. STM32F412xE/G UFBGA100 pinout

|   |                       |        | ,             |       |       |       | GUFB  |       | р     |        |           |          |     |
|---|-----------------------|--------|---------------|-------|-------|-------|-------|-------|-------|--------|-----------|----------|-----|
| , | 1                     | 2      | 3             | 4     | 5     | 6     | 7     | 8     | 9     | 10     | 11        | 12       |     |
| А | PE3                   | (PE1)  | PB8           | BOOT) | PD7   | PD5   | (PB4) | (РВЗ) | PA15  | PA14   | PA13      | PA12     |     |
| В | PE4                   | (PE2)  | PB9           | (PB7) | PB6   | PD6   | PD4   | PD3   | (PD1) | PC12   | PC10      | PA11)    |     |
| С | PC13                  | PE5    | (PE0)         | VDD   | (PB5) |       |       | PD2   | (PD0) | (PC11) | CAP<br>2  | PA10     |     |
| D | PC14-<br>0SC32        | PE6    | VSS           |       |       |       |       |       |       | PA9    | PA8       | PC9      |     |
| E | PC15-<br>0SC32<br>0U1 | (VBAT) | BYPAS6<br>REG |       |       |       |       |       |       | PC8    | PC7       | PC6      |     |
| F | PHO-<br>OSC)          | VSS    |               |       |       |       |       |       |       |        | vss       | vss      |     |
| G | OSC)                  | VDD    |               |       |       |       |       |       |       |        | VDD       | VDD      |     |
| н | PCO                   | NRS    | PDR           |       |       |       |       |       |       | PD15   | PD14      | (D13)    |     |
| J | VSSA                  | PC1)   | PC2           |       |       |       |       |       |       | PD12   | (PD1)     | PD1)     |     |
| к | VREF-                 | PC3    | PA2           | PA5   | PC4   |       |       | (PD9) | (PB1) | PB15   | PB14      | PB13     |     |
| L | VREF)                 | PA0    | (PA3)         | PA6   | PC5   | (PB2) | PE8   | PE10  | PE12  | PB10   | VCAR<br>1 | PB12     |     |
| М | (VDDA)                | (PA1)  | PA4           | (PA7) | (PB0) | (PB1) | (PE7) | (PE9) | PE1)  | PE13   | PE1)4     | PE15     |     |
|   |                       |        |               |       |       |       |       |       |       |        |           | MSv37282 | 2V1 |

1. The above figure shows the package top view.

47/

DS11139 Rev 9

# 4.7 UFBGA144 pinout description

Figure 17. STM32F412xE/G UFBGA144 pinout

|   |                    |      | 9   |     |                |      | , <del>.</del> | 7 t p |        |      |        |        |
|---|--------------------|------|-----|-----|----------------|------|----------------|-------|--------|------|--------|--------|
|   | 1                  | 2    | 3   | 4   | 5              | 6    | 7              | 8     | 9      | 10   | 11     | 12     |
| Α | PC13               | PE3  | PE2 | PE1 | PE0            | PB4  | PB3            | PD6   | PD7    | PA15 | PA14   | PA13   |
| В | PC14-<br>OSC32_IN  | PE4  | PE5 | PE6 | PB9            | PB5  | PG15           | PG12  | PD5    | PC11 | PC10   | PA12   |
| С | PC15-<br>OSC32_OUT | VBAT | PF0 | PF1 | PB8            | PB6  | PG14           | PG11  | PD4    | PC12 | VDDUSB | PA11   |
| D | PH0 -<br>OSC_IN    | vss  | VDD | PF2 | воото          | PB7  | PG13           | PG10  | PD3    | PD1  | PA10   | PA9    |
| E | PH1 -<br>OSC_OUT   | PF3  | PF4 | PF5 | PDR_ON         | vss  | vss            | PG9   | PD2    | PD0  | PC9    | PA8    |
| F | NRST               | PF7  | PF6 | VDD | VDD            | VDD  | VDD            | VDD   | VDD    | VDD  | PC8    | PC7    |
| G | PF10               | PF9  | PF8 | vss | VDD            | VDD  | VDD            | vss   | VCAP_2 | vss  | PG8    | PC6    |
| н | PC0                | PC1  | PC2 | PC3 | BYPASS_<br>REG | vss  | VCAP_1         | PE11  | PD11   | PG7  | PG6    | PG5    |
| J | VSSA               | PA0  | PA4 | PC4 | PB2            | PG1  | PE10           | PE12  | PD10   | PG4  | PG3    | PG2    |
| к | VREF-              | PA1  | PA5 | PC5 | PF13           | PG0  | PE9            | PE13  | PD9    | PD13 | PD14   | PD15   |
| L | VREF+              | PA2  | PA6 | PB0 | PF12           | PF15 | PE8            | PE14  | PD8    | PD12 | PB14   | PB15   |
| М | VDDA               | PA3  | PA7 | PB1 | PF11           | PF14 | PE7            | PE15  | PB10   | PB11 | PB12   | PB13   |
|   |                    |      |     |     |                |      |                |       |        |      |        | MSv372 |

<sup>1.</sup> The above figure shows the package top view.

#### 4.8 Pin definition

Table 8. Legend/abbreviations used in the pinout table

| Name          | Abbreviation     | Definition                                                                                         |
|---------------|------------------|----------------------------------------------------------------------------------------------------|
| Pin name      |                  | specified in brackets below the pin name, the pin function during and after as the actual pin name |
|               | S                | Supply pin                                                                                         |
| Pin type      | I                | Input only pin                                                                                     |
|               | I/O              | Input/ output pin                                                                                  |
|               | FT               | 5 V tolerant I/O                                                                                   |
| I/O structure | TC               | Standard 3.3 V I/O                                                                                 |
| i/O structure | В                | Dedicated BOOT0 pin                                                                                |
|               | NRST             | Bidirectional reset pin with embedded weak pull-up resistor                                        |
| Notes         | Unless otherwise | specified by a note, all I/Os are set as floating inputs during and after reset                    |

Table 8. Legend/abbreviations used in the pinout table (continued)

| Name                 | Abbreviation       | Definition                                    |
|----------------------|--------------------|-----------------------------------------------|
| Alternate functions  | Functions selected | d through GPIOx_AFR registers                 |
| Additional functions | Functions directly | selected/enabled through peripheral registers |

#### Table 9. STM32F412xE/G pin definition

|          |        | Р       | in Nu   | mber     |          |         |                                                         |             |                  |           |                                                                                          |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-----------|------------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes     | Alternate functions                                                                      | Additional functions |
| -        | 1      | 1       | 1       | B2       | А3       | 1       | PE2                                                     | I/O         | FT               | 1         | TRACECLK, SPI4_SCK/I2S4_CK, SPI5_SCK/I2S5_CK, QUADSPI_BK1_IO2, FSMC_A23, EVENTOUT        | -                    |
| 1        |        | 1       | 2       | A1       | A2       | 2       | PE3                                                     | I/O         | FT               | 1         | TRACED0, FSMC_A19,<br>EVENTOUT                                                           | -                    |
| -        | -      | -       | 3       | B1       | B2       | 3       | PE4                                                     | I/O         | FT               | -         | TRACED1, SPI4_NSS/I2S4_WS, SPI5_NSS/I2S5_WS, DFSDM1_DATIN3, FSMC_A20, EVENTOUT           | -                    |
| -        | ı      | -       | 4       | C2       | В3       | 4       | PE5                                                     | I/O         | FT               | 1         | TRACED2, TIM9_CH1,<br>SPI4_MISO,<br>SPI5_MISO,<br>DFSDM1_CKIN3,<br>FSMC_A21,<br>EVENTOUT | -                    |
| -        | ı      | ı       | 5       | D2       | B4       | 5       | PE6                                                     | I/O         | FT               | ı         | TRACED3, TIM9_CH2,<br>SPI4_MOSI/I2S4_SD,<br>SPI5_MOSI/I2S5_SD,<br>FSMC_A22,<br>EVENTOUT  | -                    |
| 1        | 1      | В7      | 6       | E2       | C2       | 6       | VBAT                                                    | S           | -                | -         | -                                                                                        | VBAT                 |
| 2        | 2      | B8      | 7       | C1       | A1       | 7       | PC13                                                    | I/O         | FT               | (2)(3)    | EVENTOUT                                                                                 | TAMP_1               |
| 3        | 3      | C8      | 8       | D1       | B1       | 8       | PC14-<br>OSC32_IN                                       | I/O         | FT               | (2)(3)(4) | EVENTOUT                                                                                 | OSC32_IN             |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | Р       | in Nu   | ımber    |          |         | 71111321 412                                            |             |                  | Ì      | ,                                                   |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|--------|-----------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes  | Alternate functions                                 | Additional functions |
| 4        | 4      | C7      | 9       | E1       | C1       | 9       | PC15-<br>OSC32_<br>OUT                                  | I/O         | FT               | (2)(4) | EVENTOUT                                            | OSC32_<br>OUT        |
| -        | -      | ı       | ı       | ı        | C3       | 10      | PF0                                                     | I/O         | FT               | -      | I2C2_SDA, FSMC_A0,<br>EVENTOUT                      | -                    |
| -        | -      | -       | ı       | -        | C4       | 11      | PF1                                                     | I/O         | FT               | -      | I2C2_SCL, FSMC_A1,<br>EVENTOUT                      | -                    |
| -        | ı      | ı       | ı       | 1        | D4       | 12      | PF2                                                     | I/O         | FT               | -      | I2C2_SMBA, FSMC_A2,<br>EVENTOUT                     | -                    |
| -        | -      | -       | 1       | -        | E2       | 13      | PF3                                                     | I/O         | FT               | -      | TIM5_CH1, FSMC_A3,<br>EVENTOUT                      | -                    |
| -        | -      | -       | ı       | ı        | E3       | 14      | PF4                                                     | 1/0         | FT               | -      | TIM5_CH2, FSMC_A4,<br>EVENTOUT                      | -                    |
| -        | -      | 1       | 1       | -        | E4       | 15      | PF5                                                     | I/O         | FT               | -      | TIM5_CH3, FSMC_A5,<br>EVENTOUT                      | -                    |
| -        | -      | -       | 10      | F2       | D2       | 16      | VSS                                                     | S           | -                | -      | -                                                   | -                    |
| -        | -      | -       | 11      | G2       | D3       | 17      | VDD                                                     | S           | -                | -      | -                                                   | -                    |
| -        | -      | -       | 1       | -        | F3       | 18      | PF6                                                     | I/O         | FT               | -      | TRACED0, TIM10_CH1,<br>QUADSPI_BK1_IO3,<br>EVENTOUT | -                    |
| -        | -      | -       | i       | -        | F2       | 19      | PF7                                                     | I/O         | FT               | -      | TRACED1, TIM11_CH1,<br>QUADSPI_BK1_IO2,<br>EVENTOUT | -                    |
| -        | 1      | 1       | i       | 1        | G3       | 20      | PF8                                                     | I/O         | FT               | -      | TIM13_CH1,<br>QUADSPI_BK1_IO0,<br>EVENTOUT          | -                    |
| -        | -      | 1       | 1       | -        | G2       | 21      | PF9                                                     | I/O         | FT               | -      | TIM14_CH1,<br>QUADSPI_BK1_IO1,<br>EVENTOUT          | -                    |
| -        | -      | -       | ı       | ı        | G1       | 22      | PF10                                                    | I/O         | FT               | -      | TIM1_ETR, TIM5_CH4,<br>EVENTOUT                     | -                    |
| 5        | 5      | D8      | 12      | F1       | D1       | 23      | PH0 -<br>OSC_IN                                         | I/O         | FT               | (4)    | EVENTOUT                                            | OSC_IN               |
| 6        | 6      | E8      | 13      | G1       | E1       | 24      | PH1 -<br>OSC_OUT                                        | I/O         | FT               | (4)    | EVENTOUT                                            | OSC_OUT              |
| 7        | 7      | D7      | 14      | H2       | F1       | 25      | NRST                                                    | I/O         | RST              | -      | -                                                   | NRST                 |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | Р       | in Nu   | ımber    |          |         |                                                         |             |                  |       |                                                                                            |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|--------------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                        | Additional functions |
| -        | 8      | D5      | 15      | H1       | H1       | 26      | PC0                                                     | I/O         | FT               | -     | EVENTOUT                                                                                   | ADC1_10,<br>WKUP2    |
| -        | 9      | F8      | 16      | J2       | H2       | 27      | PC1                                                     | I/O         | FT               | -     | EVENTOUT                                                                                   | ADC1_11,<br>WKUP3    |
| -        | 10     | E7      | 17      | J3       | НЗ       | 28      | PC2                                                     | I/O         | FT               | -     | SPI2_MISO,<br>I2S2ext_SD,<br>DFSDM1_CKOUT,<br>FSMC_NWE,<br>EVENTOUT                        | ADC1_12              |
| -        | 11     | D6      | 18      | K2       | H4       | 29      | PC3                                                     | I/O         | FT               | -     | SPI2_MOSI/I2S2_SD,<br>FSMC_A0, EVENTOUT                                                    | ADC1_13              |
| -        | -      | -       | 19      | -        | -        | 30      | VDD                                                     | S           | -                | -     | -                                                                                          | -                    |
| 8        | 12     | G8      | 20      | -        | -        | 31      | VSSA/<br>VREF-                                          | S           | -                | -     | -                                                                                          | -                    |
| -        | -      | -       | -       | J1       | J1       | -       | VSSA                                                    | S           | -                | -     | -                                                                                          | -                    |
| -        | -      | -       | -       | K1       | K1       | -       | VREF-                                                   | S           | -                | -     | -                                                                                          | -                    |
| 9        | 13     | F7      | 1       | -        | -        | -       | VDDA/<br>VREF+                                          | S           | -                | -     | -                                                                                          | -                    |
| -        | -      | -       | 21      | L1       | L1       | 32      | VREF+                                                   | S           | -                | -     | -                                                                                          | -                    |
| -        | -      | -       | 22      | M1       | M1       | 33      | VDDA                                                    | S           | -                | -     | -                                                                                          | -                    |
| 10       | 14     | E6      | 23      | L2       | J2       | 34      | PA0                                                     | I/O         | FT               | -     | TIM2_CH1/TIM2_ETR,<br>TIM5_CH1, TIM8_ETR,<br>USART2_CTS,<br>EVENTOUT                       | ADC1_0,<br>WKUP1     |
| 11       | 15     | G7      | 24      | M2       | K2       | 35      | PA1                                                     | I/O         | FT               | -     | TIM2_CH2, TIM5_CH2,<br>SPI4_MOSI/I2S4_SD,<br>USART2_RTS,<br>QUADSPI_BK1_IO3,<br>EVENTOUT   | ADC1_1               |
| 12       | 16     | Н8      | 25      | K3       | L2       | 36      | PA2                                                     | I/O         | FT               | -     | TIM2_CH3, TIM5_CH3,<br>TIM9_CH1, I2S2_CKIN,<br>USART2_TX,<br>FSMC_D4/FSMC_DA4,<br>EVENTOUT | ADC1_2               |



51/202

Table 9. STM32F412xE/G pin definition (continued)

|          |        | P       | in Nu   | ımber    |          |         | 71111321 412                                            |             |                  | (0.000 | ,                                                                                                                     |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|--------|-----------------------------------------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes  | Alternate functions                                                                                                   | Additional functions |
| 13       | 17     | F6      | 26      | L3       | M2       | 37      | PA3                                                     | I/O         | FT               | -      | TIM2_CH4, TIM5_CH4,<br>TIM9_CH2, I2S2_MCK,<br>USART2_RX,<br>FSMC_D5/FSMC_DA5,<br>EVENTOUT                             | ADC1_3               |
| -        | 18     | -       | 27      | -        | G4       | 38      | VSS                                                     | S           | -                | -      | -                                                                                                                     | -                    |
| -        | -      | -       | -       | E3       | H5       | -       | BYPASS_<br>REG                                          | I           | FT               | -      | -                                                                                                                     | -                    |
| -        | 19     | H7      | 28      | -        | F4       | 39      | VDD                                                     | S           | -                | -      | -                                                                                                                     | -                    |
| 14       | 20     | G6      | 29      | M3       | J3       | 40      | PA4                                                     | I/O         | FT               | -      | SPI1_NSS/I2S1_WS,<br>SPI3_NSS/I2S3_WS,<br>USART2_CK,<br>DFSDM1_DATIN1,<br>FSMC_D6/FSMC_DA6,<br>EVENTOUT               | ADC1_4               |
| 15       | 21     | F5      | 30      | K4       | КЗ       | 41      | PA5                                                     | I/O         | FT               | -      | TIM2_CH1/TIM2_ETR,<br>TIM8_CH1N,<br>SPI1_SCK/I2S1_CK,<br>DFSDM1_CKIN1,<br>FSMC_D7/FSMC_DA7,<br>EVENTOUT               | ADC1_5               |
| 16       | 22     | Н6      | 31      | L4       | L3       | 42      | PA6                                                     | I/O         | FT               | -      | TIM1_BKIN, TIM3_CH1,<br>TIM8_BKIN,<br>SPI1_MISO, I2S2_MCK,<br>TIM13_CH1,<br>QUADSPI_BK2_IO0,<br>SDIO_CMD,<br>EVENTOUT | ADC1_6               |
| 17       | 23     | E5      | 32      | M4       | М3       | 43      | PA7                                                     | I/O         | FT               | -      | TIM1_CH1N, TIM3_CH2, TIM8_CH1N, SPI1_MOSI/I2S1_SD, TIM14_CH1, QUADSPI_BK2_IO1, EVENTOUT                               | ADC1_7               |
| -        | 24     | E4      | 33      | K5       | J4       | 44      | PC4                                                     | I/O         | FT               | -      | I2S1_MCK,<br>QUADSPI_BK2_IO2,<br>FSMC_NE4,<br>EVENTOUT                                                                | ADC1_14              |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | Р       | in Nu   | ımber    |          |         |                                                         |             |                  |       | ,                                                                                      |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|----------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                    | Additional functions |
| -        | 25     | G5      | 34      | L5       | K4       | 45      | PC5                                                     | I/O         | FT               | -     | I2CFMP1_SMBA, USART3_RX, QUADSPI_BK2_IO3, FSMC_NOE, EVENTOUT                           | ADC1_15              |
| 18       | 26     | H5      | 35      | M5       | L4       | 46      | PB0                                                     | I/O         | FT               | -     | TIM1_CH2N,<br>TIM3_CH3,<br>TIM8_CH2N,<br>SPI5_SCK/I2S5_CK,<br>EVENTOUT                 | ADC1_8               |
| 19       | 27     | F4      | 36      | M6       | M4       | 47      | PB1                                                     | I/O         | FT               | -     | TIM1_CH3N, TIM3_CH4, TIM8_CH3N, SPI5_NSS/I2S5_WS, DFSDM1_DATIN0, QUADSPI_CLK, EVENTOUT | ADC1_9               |
| 20       | 28     | G4      | 37      | L6       | J5       | 48      | PB2                                                     | I/O         | FT               | -     | DFSDM1_CKIN0,<br>QUADSPI_CLK,<br>EVENTOUT                                              | BOOT1                |
| -        | -      | -       | -       | -        | M5       | 49      | PF11                                                    | I/O         | FT               | -     | TIM8_ETR, EVENTOUT                                                                     | -                    |
| -        | -      | -       | -       | -        | L5       | 50      | PF12                                                    | I/O         | FT               | -     | TIM8_BKIN, FSMC_A6,<br>EVENTOUT                                                        | -                    |
| -        | -      | -       | ı       | ı        | -        | 51      | VSS                                                     | S           | -                | -     | -                                                                                      | -                    |
| -        | -      | -       | -       | -        | G5       | 52      | VDD                                                     | S           | -                | -     | -                                                                                      | -                    |
| -        | -      | -       | 1       | 1        | K5       | 53      | PF13                                                    | I/O         | FT               | -     | I2CFMP1_SMBA,<br>FSMC_A7, EVENTOUT                                                     | -                    |
| -        | -      | 1       | 1       | -        | M6       | 54      | PF14                                                    | I/O         | FT               | -     | I2CFMP1_SCL,<br>FSMC_A8, EVENTOUT                                                      | -                    |
| -        | -      | -       | -       | -        | L6       | 55      | PF15                                                    | I/O         | FT               | -     | I2CFMP1_SDA,<br>FSMC_A9, EVENTOUT                                                      | -                    |
| -        | -      | -       | -       | -        | K6       | 56      | PG0                                                     | I/O         | FT               | -     | CAN1_RX, FSMC_A10,<br>EVENTOUT                                                         | -                    |
| -        | -      | -       | -       | -        | J6       | 57      | PG1                                                     | I/O         | FT               | -     | CAN1_TX, FSMC_A11,<br>EVENTOUT                                                         | -                    |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | Р       | in Nu   | ımber    |          |         | 71111321 412                                            |             |                  |       | ,                                                                                         |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|-------------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                       | Additional functions |
| -        | -      | -       | 38      | M7       | M7       | 58      | PE7                                                     | I/O         | FT               | -     | TIM1_ETR, DFSDM1_DATIN2, QUADSPI_BK2_IO0, FSMC_D4/FSMC_DA4, EVENTOUT                      | -                    |
| -        | 1      | 1       | 39      | L7       | L7       | 59      | PE8                                                     | I/O         | FT               | -     | TIM1_CH1N, DFSDM1_CKIN2, QUADSPI_BK2_IO1, FSMC_D5/FSMC_DA5, EVENTOUT                      | -                    |
| -        | 1      | 1       | 40      | M8       | K7       | 60      | PE9                                                     | I/O         | FT               | -     | TIM1_CH1, DFSDM1_CKOUT, QUADSPI_BK2_IO2, FSMC_D6/FSMC_DA6, EVENTOUT                       | -                    |
| -        | -      | -       | -       | -        | -        | 61      | VSS                                                     | S           | -                | -     | -                                                                                         | -                    |
| -        | -      | -       | -       | -        | G6       | 62      | VDD                                                     | S           | -                | -     | -                                                                                         | -                    |
| -        | -      | -       | 41      | L8       | J7       | 63      | PE10                                                    | I/O         | FT               | -     | TIM1_CH2N,<br>QUADSPI_BK2_IO3,<br>FSMC_D7/FSMC_DA7,<br>EVENTOUT                           | -                    |
| -        | -      | -       | 42      | M9       | Н8       | 64      | PE11                                                    | I/O         | FT               | -     | TIM1_CH2,<br>SPI4_NSS/I2S4_WS,<br>SPI5_NSS/I2S5_WS,<br>FSMC_D8/FSMC_DA8,<br>EVENTOUT      | -                    |
| -        | -      | -       | 43      | L9       | J8       | 65      | PE12                                                    | I/O         | FT               | -     | TIM1_CH3N,<br>SPI4_SCK/I2S4_CK,<br>SPI5_SCK/I2S5_CK,<br>FSMC_D9/FSMC_DA9,<br>EVENTOUT     | -                    |
| -        | -      | -       | 44      | M10      | K8       | 66      | PE13                                                    | I/O         | FT               | -     | TIM1_CH3, SPI4_MISO,<br>SPI5_MISO,<br>FSMC_D10/FSMC_DA1<br>0, EVENTOUT                    | -                    |
| -        | -      | -       | 45      | M11      | L8       | 67      | PE14                                                    | I/O         | FT               | -     | TIM1_CH4,<br>SPI4_MOSI/I2S4_SD,<br>SPI5_MOSI/I2S5_SD,<br>FSMC_D11/FSMC_DA1<br>1, EVENTOUT | -                    |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | Р       | in Nu   | ımber    |          |         |                                                         |             |                  |       |                                                                                                                                              |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                                                                          | Additional functions |
| -        | -      | -       | 46      | M12      | M8       | 68      | PE15                                                    | I/O         | FT               | -     | TIM1_BKIN,<br>FSMC_D12/FSMC_DA1<br>2, EVENTOUT                                                                                               | -                    |
| 21       | 29     | H4      | 47      | L10      | M9       | 69      | PB10                                                    | I/O         | FT               | -     | TIM2_CH3, I2C2_SCL,<br>SPI2_SCK/I2S2_CK,<br>I2S3_MCK,<br>USART3_TX,<br>I2CFMP1_SCL,<br>SDIO_D7, EVENTOUT                                     | -                    |
| -        | -      | -       | -       | K9       | M10      | 70      | PB11                                                    | I/O         | FT               | -     | TIM2_CH4, I2C2_SDA,<br>I2S2_CKIN,<br>USART3_RX,<br>EVENTOUT                                                                                  | -                    |
| 22       | 30     | НЗ      | 48      | L11      | H7       | 71      | VCAP_1                                                  | S           | -                | -     | -                                                                                                                                            | -                    |
| 23       | 31     | H2      | 49      | F12      | H6       | -       | VSS                                                     | S           | -                | -     | -                                                                                                                                            | -                    |
| 24       | 32     | H1      | 50      | G12      | G7       | 72      | VDD                                                     | S           | -                | -     | -                                                                                                                                            | -                    |
| 25       | 33     | G3      | 51      | L12      | M11      | 73      | PB12                                                    | I/O         | FT               | -     | TIM1_BKIN, I2C2_SMBA, SPI2_NSS/I2S2_WS, SPI4_NSS/I2S4_WS, SPI3_SCK/I2S3_CK, USART3_CK, CAN2_RX, DFSDM1_DATIN1, FSMC_D13/FSMC_DA1 3, EVENTOUT | -                    |
| 26       | 34     | G2      | 52      | K12      | M12      | 74      | PB13                                                    | I/O         | FT               | -     | TIM1_CH1N, I2CFMP1_SMBA, SPI2_SCK/I2S2_CK, SPI4_SCK/I2S4_CK, USART3_CTS, CAN2_TX, DFSDM1_CKIN1, EVENTOUT                                     | -                    |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | Р       | in Nu   | ımber    |          |         | 71111321 412                                            |             |                  | `     | ,                                                                                                                                   |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                                                                 | Additional functions |
| 27       | 35     | G1      | 53      | K11      | L11      | 75      | PB14                                                    | I/O         | FT               | -     | TIM1_CH2N, TIM8_CH2N, I2CFMP1_SDA, SPI2_MISO, I2S2ext_SD, USART3_RTS, DFSDM1_DATIN2, TIM12_CH1, FSMC_D0/FSMC_DA0, SDIO_D6, EVENTOUT | -                    |
| 28       | 36     | F2      | 54      | K10      | L12      | 76      | PB15                                                    | I/O         | FT               | -     | RTC_50Hz, TIM1_CH3N, TIM8_CH3N, I2CFMP1_SCL, SPI2_MOSI/I2S2_SD, DFSDM1_CKIN2, TIM12_CH2, SDIO_CK, EVENTOUT                          | -                    |
| -        | 1      | 1       | 55      | 1        | L9       | 77      | PD8                                                     | I/O         | FT               | 1     | USART3_TX,<br>FSMC_D13/<br>FSMC_DA13,<br>EVENTOUT                                                                                   | -                    |
| -        | -      | -       | 56      | K8       | K9       | 78      | PD9                                                     | I/O         | FT               | -     | USART3_RX,<br>FSMC_D14/FSMC_DA1<br>4, EVENTOUT                                                                                      | -                    |
| -        | -      | -       | 57      | J12      | J9       | 79      | PD10                                                    | I/O         | FT               | -     | USART3_CK,<br>FSMC_D15/FSMC_DA1<br>5, EVENTOUT                                                                                      | -                    |
| -        | -      | -       | 58      | J11      | Н9       | 80      | PD11                                                    | I/O         | FT               | -     | I2CFMP1_SMBA,<br>USART3_CTS,<br>QUADSPI_BK1_IO0,<br>FSMC_A16,<br>EVENTOUT                                                           | -                    |
| -        | -      | -       | 59      | J10      | L10      | 81      | PD12                                                    | I/O         | FT               | -     | TIM4_CH1, I2CFMP1_SCL, USART3_RTS, QUADSPI_BK1_IO1, FSMC_A17, EVENTOUT                                                              | -                    |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | Р       | in Nu   | ımber    |          |         | 71111321 412                                            |             |                  |       | ,                                                                      |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                    | Additional functions |
| -        | ı      | ı       | 60      | H12      | K10      | 82      | PD13                                                    | I/O         | FT               | -     | TIM4_CH2,<br>I2CFMP1_SDA,<br>QUADSPI_BK1_IO3,<br>FSMC_A18,<br>EVENTOUT | -                    |
| -        | -      | 1       | -       | -        | G8       | 83      | VSS                                                     | S           | -                | ı     | -                                                                      | -                    |
| -        | -      | -       | -       | -        | F8       | 84      | VDD                                                     | S           | -                | -     | -                                                                      | -                    |
| -        | ı      | -       | 61      | H11      | K11      | 85      | PD14                                                    | I/O         | FT               | -     | TIM4_CH3,<br>I2CFMP1_SCL,<br>FSMC_D0/FSMC_DA0,<br>EVENTOUT             | -                    |
| -        | ı      | -       | 62      | H10      | K12      | 86      | PD15                                                    | I/O         | FT               | -     | TIM4_CH4,<br>I2CFMP1_SDA,<br>FSMC_D1/FSMC_DA1,<br>EVENTOUT             | -                    |
| -        | -      | -       | -       | -        | J12      | 87      | PG2                                                     | I/O         | FT               | -     | FSMC_A12,<br>EVENTOUT                                                  | -                    |
| -        | -      | -       | -       | -        | J11      | 88      | PG3                                                     | I/O         | FT               | -     | FSMC_A13,<br>EVENTOUT                                                  | -                    |
| -        | -      | -       | -       | -        | J10      | 89      | PG4                                                     | I/O         | FT               | -     | FSMC_A14,<br>EVENTOUT                                                  | -                    |
| _        | -      | -       | -       | -        | H12      | 90      | PG5                                                     | I/O         | FT               | -     | FSMC_A15,<br>EVENTOUT                                                  | -                    |
| -        | -      | -       | -       | -        | H11      | 91      | PG6                                                     | I/O         | FT               | -     | QUADSPI_BK1_NCS,<br>EVENTOUT                                           | -                    |
| -        | -      | -       | -       | -        | H10      | 92      | PG7                                                     | I/O         | FT               | -     | USART6_CK,<br>EVENTOUT                                                 | -                    |
| -        | -      | -       | -       | -        | G11      | 93      | PG8                                                     | I/O         | FT               | -     | USART6_RTS,<br>EVENTOUT                                                | -                    |
| -        | -      | ı       | _       | -        | -        | 94      | VSS                                                     | S           | -                | -     | -                                                                      | -                    |
| -        | -      | -       | -       | -        | F10      | -       | VDD                                                     | S           | -                |       |                                                                        |                      |
| -        | -      | -       | -       | -        | C11      | 95      | VDDUSB                                                  | S           | -                | -     | -                                                                      | -                    |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | P       | in Nu   | ımber    |          |         | 5 I WI 3 2 F 4 1 2                                      |             |                  | (0.   | ,                                                                                                                          |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|----------------------------------------------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                                                        | Additional functions |
| -        | 37     | F1      | 63      | E12      | G12      | 96      | PC6                                                     | I/O         | FT               | -     | TIM3_CH1, TIM8_CH1,<br>I2CFMP1_SCL,<br>I2S2_MCK,<br>DFSDM1_CKIN3,<br>USART6_TX,<br>FSMC_D1/FSMC_DA1,<br>SDIO_D6, EVENTOUT  | -                    |
| -        | 38     | E1      | 64      | E11      | F12      | 97      | PC7                                                     | I/O         | FT               | -     | TIM3_CH2, TIM8_CH2,<br>I2CFMP1_SDA,<br>SPI2_SCK/I2S2_CK,<br>I2S3_MCK,<br>USART6_RX,<br>DFSDM1_DATIN3,<br>SDIO_D7, EVENTOUT | -                    |
| -        | 39     | F3      | 65      | E10      | F11      | 98      | PC8                                                     | I/O         | FT               | -     | TIM3_CH3, TIM8_CH3,<br>USART6_CK,<br>QUADSPI_BK1_IO2,<br>SDIO_D0, EVENTOUT                                                 | -                    |
| -        | 40     | E2      | 66      | D12      | E11      | 99      | PC9                                                     | I/O         | FT               | -     | MCO_2, TIM3_CH4,<br>TIM8_CH4, I2C3_SDA,<br>I2S2_CKIN,<br>QUADSPI_BK1_IO0,<br>SDIO_D1, EVENTOUT                             | -                    |
| 29       | 41     | E3      | 67      | D11      | E12      | 100     | PA8                                                     | I/O         | FT               | -     | MCO_1, TIM1_CH1,<br>I2C3_SCL,<br>USART1_CK,<br>USB_FS_SOF,<br>SDIO_D1, EVENTOUT                                            | -                    |
| 30       | 42     | D1      | 68      | D10      | D12      | 101     | PA9                                                     | I/O         | FT               | -     | TIM1_CH2, I2C3_SMBA, USART1_TX, USB_FS_VBUS, SDIO_D2, EVENTOUT                                                             | -                    |
| 31       | 43     | D2      | 69      | C12      | D11      | 102     | PA10                                                    | I/O         | FT               | -     | TIM1_CH3,<br>SPI5_MOSI/I2S5_SD,<br>USART1_RX,<br>USB_FS_ID,<br>EVENTOUT                                                    | -                    |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | Р       | in Nu   | ımber    |          |         |                                                         |             |                  |       | ,                                                                                                     |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|-------------------------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                                   | Additional functions |
| 32       | 44     | D3      | 70      | B12      | C12      | 103     | PA11                                                    | I/O         | FT               | -     | TIM1_CH4, SPI4_MISO,<br>USART1_CTS,<br>USART6_TX,<br>CAN1_RX,<br>USB_FS_DM,<br>EVENTOUT               | -                    |
| 33       | 45     | C1      | 71      | A12      | B12      | 104     | PA12                                                    | I/O         | FT               | -     | TIM1_ETR, SPI5_MISO,     USART1_RTS,     USART6_RX,     CAN1_TX,     USB_FS_DP,     EVENTOUT          | -                    |
| 34       | 46     | C2      | 72      | A11      | A12      | 105     | PA13                                                    | I/O         | FT               | -     | JTMS-SWDIO,<br>EVENTOUT                                                                               | -                    |
| -        | -      | -       | 73      | C11      | G9       | 106     | VCAP_2                                                  | S           | -                | ı     | -                                                                                                     | -                    |
| 35       | 47     | B1      | 74      | F11      | G10      | 107     | VSS                                                     | S           | -                | ı     | -                                                                                                     | -                    |
| 36       | 48     | -       | 75      | G11      | -        | -       | VDD                                                     | S           | -                | -     | -                                                                                                     | -                    |
| -        | -      | A1      | -       | -        | F9       | 108     | VDD                                                     | S           | -                | -     | -                                                                                                     | -                    |
| 37       | 49     | B2      | 76      | A10      | A11      | 109     | PA14                                                    | I/O         | FT               | -     | JTCK-SWCLK,<br>EVENTOUT                                                                               | -                    |
| 38       | 50     | A2      | 77      | A9       | A10      | 110     | PA15                                                    | I/O         | FT               | -     | JTDI, TIM2_CH1/TIM2_ETR, SPI1_NSS/I2S1_WS, SPI3_NSS/I2S3_WS, USART1_TX, EVENTOUT                      | -                    |
| -        | 51     | С3      | 78      | B11      | B11      | 111     | PC10                                                    | I/O         | FT               | -     | SPI3_SCK/I2S3_CK,<br>USART3_TX,<br>QUADSPI_BK1_IO1,<br>SDIO_D2, EVENTOUT                              | -                    |
| -        | 52     | В3      | 79      | C10      | B10      | 112     | PC11                                                    | I/O         | FT               | -     | I2S3ext_SD,<br>SPI3_MISO,<br>USART3_RX,<br>QUADSPI_BK2_NCS,<br>FSMC_D2/FSMC_DA2,<br>SDIO_D3, EVENTOUT | -                    |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | P       | in Nu   | ımber    |          |         | 7 1 W 3 Z 1 4 1 Z                                       |             |                  | (0.000 | ,                                                                                     |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|--------|---------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes  | Alternate functions                                                                   | Additional functions |
| -        | 53     | A3      | 80      | B10      | C10      | 113     | PC12                                                    | I/O         | FT               | -      | SPI3_MOSI/I2S3_SD,<br>USART3_CK,<br>FSMC_D3/FSMC_DA3,<br>SDIO_CK, EVENTOUT            | -                    |
| -        | -      | -       | 81      | C9       | E10      | 114     | PD0                                                     | I/O         | FT               | -      | CAN1_RX,<br>FSMC_D2/FSMC_DA2,<br>EVENTOUT                                             | -                    |
| -        | -      | -       | 82      | В9       | D10      | 115     | PD1                                                     | I/O         | FT               | -      | CAN1_TX,<br>FSMC_D3/FSMC_DA3,<br>EVENTOUT                                             | -                    |
| -        | 54     | A4      | 83      | C8       | E9       | 116     | PD2                                                     | I/O         | FT               | -      | TIM3_ETR,<br>FSMC_NWE,<br>SDIO_CMD,<br>EVENTOUT                                       | -                    |
| -        | -      | -       | 84      | В8       | D9       | 117     | PD3                                                     | I/O         | FT               | -      | TRACED1, SPI2_SCK/I2S2_CK, DFSDM1_DATIN0, USART2_CTS, QUADSPI_CLK, FSMC_CLK, EVENTOUT | -                    |
| -        | -      | -       | 85      | В7       | C9       | 118     | PD4                                                     | I/O         | FT               | -      | DFSDM1_CKIN0,<br>USART2_RTS,<br>FSMC_NOE,<br>EVENTOUT                                 | -                    |
| -        | -      | -       | 86      | A6       | В9       | 119     | PD5                                                     | I/O         | FT               | -      | USART2_TX,<br>FSMC_NWE,<br>EVENTOUT                                                   | -                    |
| -        | -      | -       | -       | -        | E7       | 120     | VSS                                                     | S           | -                | -      | -                                                                                     | -                    |
| -        | -      | -       | -       | -        | F7       | 121     | VDD                                                     | S           | -                | -      | -                                                                                     | -                    |
| -        | -      | -       | 87      | В6       | A8       | 122     | PD6                                                     | I/O         | FT               | -      | SPI3_MOSI/I2S3_SD,<br>DFSDM1_DATIN1,<br>USART2_RX,<br>FSMC_NWAIT,<br>EVENTOUT         | -                    |
| -        | -      | -       | 88      | A5       | A9       | 123     | PD7                                                     | I/O         | FT               | -      | DFSDM1_CKIN1,<br>USART2_CK,<br>FSMC_NE1,<br>EVENTOUT                                  | -                    |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | Р       | in Nu   | ımber    |          |         | 71111321 412                                            |             |                  | ,     | ,                                                                                                                    |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|----------------------------------------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                                                  | Additional functions |
| -        | ı      | ı       | 1       | ı        | E8       | 124     | PG9                                                     | I/O         | FT               | 1     | USART6_RX,<br>QUADSPI_BK2_IO2,<br>FSMC_NE2,<br>EVENTOUT                                                              | -                    |
| -        | -      | -       | 1       | -        | D8       | 125     | PG10                                                    | I/O         | FT               | -     | FSMC_NE3,<br>EVENTOUT                                                                                                | -                    |
| -        | -      | -       | -       | -        | C8       | 126     | PG11                                                    | I/O         | FT               | -     | CAN2_RX, EVENTOUT                                                                                                    | -                    |
| -        | -      | -       | -       | -        | B8       | 127     | PG12                                                    | I/O         | FT               | -     | USART6_RTS,<br>CAN2_TX, FSMC_NE4,<br>EVENTOUT                                                                        | -                    |
| -        | -      | -       | -       | -        | D7       | 128     | PG13                                                    | I/O         | FT               | -     | TRACED2,<br>USART6_CTS,<br>FSMC_A24,<br>EVENTOUT                                                                     | -                    |
| -        | -      | -       | -       | -        | C7       | 129     | PG14                                                    | I/O         | FT               | -     | TRACED3, USART6_TX, QUADSPI_BK2_IO3, FSMC_A25, EVENTOUT                                                              | -                    |
| -        | -      | -       | -       | -        | -        | 130     | VSS                                                     | S           | -                | -     | -                                                                                                                    | -                    |
| -        | -      | -       | -       | -        | F6       | 131     | VDD                                                     | S           | -                | -     | -                                                                                                                    | -                    |
| -        | -      | -       | -       | -        | B7       | 132     | PG15                                                    | I/O         | FT               | -     | USART6_CTS,<br>EVENTOUT                                                                                              | -                    |
| 39       | 55     | A5      | 89      | A8       | A7       | 133     | PB3                                                     | I/O         | FT               | -     | JTDO-SWO,<br>TIM2_CH2,<br>I2CFMP1_SDA,<br>SPI1_SCK/I2S1_CK,<br>SPI3_SCK/I2S3_CK,<br>USART1_RX,<br>I2C2_SDA, EVENTOUT | -                    |
| 40       | 56     | B4      | 90      | A7       | A6       | 134     | PB4                                                     | I/O         | FT               | -     | JTRST, TIM3_CH1,<br>SPI1_MISO,<br>SPI3_MISO,<br>I2S3ext_SD, I2C3_SDA,<br>SDIO_D0, EVENTOUT                           | -                    |

Table 9. STM32F412xE/G pin definition (continued)

|          |        | Р       | in Nu   | mber     |          |         | 711021 412                                              |             |                  | `     | ,                                                                                                    |                      |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|------------------------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                                  | Additional functions |
| 41       | 57     | C4      | 91      | C5       | В6       | 135     | PB5                                                     | I/O         | FT               | 1     | TIM3_CH2,<br>I2C1_SMBA,<br>SPI1_MOSI/I2S1_SD,<br>SPI3_MOSI/I2S3_SD,<br>CAN2_RX, SDIO_D3,<br>EVENTOUT | -                    |
| 42       | 58     | B5      | 92      | B5       | C6       | 136     | PB6                                                     | I/O         | FT               | -     | TIM4_CH1, I2C1_SCL,<br>USART1_TX,<br>CAN2_TX,<br>QUADSPI_BK1_NCS,<br>SDIO_D0, EVENTOUT               | -                    |
| 43       | 59     | A6      | 93      | B4       | D6       | 137     | PB7                                                     | I/O         | FT               | -     | TIM4_CH2, I2C1_SDA,<br>USART1_RX,<br>FSMC_NL, EVENTOUT                                               | -                    |
| 44       | 60     | D4      | 94      | A4       | D5       | 138     | воото                                                   | I           | В                | -     | -                                                                                                    | VPP                  |
| 45       | 61     | C5      | 95      | A3       | C5       | 139     | PB8                                                     | I/O         | FT               | -     | TIM4_CH3,<br>TIM10_CH1, I2C1_SCL,<br>SPI5_MOSI/I2S5_SD,<br>CAN1_RX, I2C3_SDA,<br>SDIO_D4, EVENTOUT   | -                    |
| 46       | 62     | В6      | 96      | В3       | B5       | 140     | PB9                                                     | I/O         | FT               | -     | TIM4_CH4,<br>TIM11_CH1, I2C1_SDA,<br>SPI2_NSS/I2S2_WS,<br>CAN1_TX, I2C2_SDA,<br>SDIO_D5, EVENTOUT    | -                    |
| -        | 1      | ı       | 97      | C3       | A5       | 141     | PE0                                                     | I/O         | FT               | -     | TIM4_ETR,<br>FSMC_NBL0,<br>EVENTOUT                                                                  | -                    |
| -        | ı      | ı       | 98      | A2       | A4       | 142     | PE1                                                     | I/O         | FT               | -     | FSMC_NBL1,<br>EVENTOUT                                                                               | -                    |
| 47       | 63     | A7      | 99      | D3       | E6       | -       | VSS                                                     | S           | -                | -     | -                                                                                                    | -                    |
| -        | ı      | C6      | -       | НЗ       | E5       | 143     | PDR_ON                                                  | I           | FT               | -     | -                                                                                                    | -                    |
| 48       | 64     | A8      | 100     | C4       | F5       | 144     | VDD                                                     | S           | -                | -     | -                                                                                                    | -                    |

<sup>1.</sup> Function availability depends on the chosen device.

PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited:

 The speed should not exceed 2 MHz with a maximum load of 30 pF.
 These I/Os must not be used as a current source (e.g. to drive an LED).

- Main function after the first backup domain power-up. Later on, it depends on the contents of the RTC registers even after reset (because these registers are not reset by the main reset). For details on how to manage these I/Os, refer to the RTC register description sections in the STM32F412xE/Greference manual.
- 4. FT = 5 V tolerant except when in analog mode or oscillator mode (for PC14, PC15, PH0 and PH1).

Table 10. FSMC pin definition

| Pins PE2 PE3 PE4 PE5 | A23 A19 A20 A21 A22 | NOR/PSRAM<br>Mux<br>A23<br>A19<br>A20<br>A21 | 64 pins<br>-<br>-<br>- | Yes Yes | 144 pins Yes |
|----------------------|---------------------|----------------------------------------------|------------------------|---------|--------------|
| PE3<br>PE4           | A19<br>A20<br>A21   | A19<br>A20                                   | -                      |         | Yes          |
| PE4                  | A20<br>A21          | A20                                          |                        | Yes     |              |
|                      | A21                 |                                              |                        | 1       | Yes          |
| PF5                  |                     | A21                                          | -                      | Yes     | Yes          |
| 1 20                 | A22                 |                                              | -                      | Yes     | Yes          |
| PE6                  |                     | A22                                          | -                      | Yes     | Yes          |
| PF0                  | A0                  | -                                            | -                      | -       | Yes          |
| PF1                  | A1                  | -                                            | -                      | -       | Yes          |
| PF2                  | A2                  | -                                            | -                      | -       | Yes          |
| PF3                  | A3                  | -                                            | -                      | -       | Yes          |
| PF4                  | A4                  | -                                            | -                      | -       | Yes          |
| PF5                  | A5                  | -                                            | -                      | -       | Yes          |
| PC2                  | NWE                 | NWE                                          | Yes                    | Yes     | Yes          |
| PC3                  | A0                  | -                                            | Yes                    | Yes     | Yes          |
| PA2                  | D4                  | DA4                                          | Yes                    | Yes     | Yes          |
| PA3                  | D5                  | DA5                                          | Yes                    | Yes     | Yes          |
| PA4                  | D6                  | DA6                                          | Yes                    | Yes     | Yes          |
| PA5                  | D7                  | DA7                                          | Yes                    | Yes     | Yes          |
| PC4                  | NE4                 | NE4                                          | Yes                    | Yes     | Yes          |
| PC5                  | NOE                 | NOE                                          | Yes                    | Yes     | Yes          |
| PF12                 | A6                  | -                                            | -                      | -       | Yes          |
| PF13                 | A7                  | -                                            | -                      | -       | Yes          |
| PF14                 | A8                  | -                                            | -                      | -       | Yes          |
| PF15                 | A9                  | -                                            | -                      | -       | Yes          |
| PG0                  | A10                 | -                                            | -                      | -       | Yes          |
| PG1                  | A11                 | -                                            | -                      | -       | Yes          |
| PE7                  | D4                  | DA4                                          | -                      | Yes     | Yes          |
| PE8                  | D5                  | DA5                                          | -                      | Yes     | Yes          |
| PE9                  | D6                  | DA6                                          | -                      | Yes     | Yes          |



Table 10. FSMC pin definition

|      | 1                      | e 10. FSMC pin   | deminion |          |          |
|------|------------------------|------------------|----------|----------|----------|
|      | FS                     | MC               |          | 400      |          |
| Pins | LCD/NOR/PSR<br>AM/SRAM | NOR/PSRAM<br>Mux | 64 pins  | 100 pins | 144 pins |
| PE10 | D7                     | DA7              | -        | Yes      | Yes      |
| PE11 | D8                     | DA8              | -        | Yes      | Yes      |
| PE12 | D9                     | DA9              | -        | Yes      | Yes      |
| PE13 | D10                    | DA10             | -        | Yes      | Yes      |
| PE14 | D11                    | DA11             | -        | Yes      | Yes      |
| PE15 | D12                    | DA12             | -        | Yes      | Yes      |
| PB12 | D13                    | DA13             | Yes      | Yes      | Yes      |
| PB14 | D0                     | DA0              | Yes      | Yes      | Yes      |
| PD8  | D13                    | DA13             | -        | -        | Yes      |
| PD9  | D14                    | DA14             | -        | Yes      | Yes      |
| PD10 | D15                    | DA15             | -        | Yes      | Yes      |
| PD11 | A16                    | A16              | -        | Yes      | Yes      |
| PD12 | A17                    | A17              | -        | Yes      | Yes      |
| PD13 | A18                    | A18              | -        | Yes      | Yes      |
| PD14 | D0                     | DA0              | -        | Yes      | Yes      |
| PD15 | D1                     | DA1              | -        | Yes      | Yes      |
| PG2  | A12                    | -                | -        | -        | Yes      |
| PG3  | A13                    | -                | -        | -        | Yes      |
| PG4  | A14                    | -                | -        | -        | Yes      |
| PG5  | A15                    | -                | -        | -        | Yes      |
| PC6  | D1                     | DA1              | Yes      | Yes      | Yes      |
| PC11 | D2                     | DA2              | Yes      | Yes      | Yes      |
| PC12 | D3                     | DA3              | Yes      | Yes      | Yes      |
| PD0  | D2                     | DA2              | -        | Yes      | Yes      |
| PD1  | D3                     | DA3              | -        | Yes      | Yes      |
| PD2  | NWE                    | NWE              | Yes      | Yes      | Yes      |
| PD3  | CLK                    | CLK              | -        | Yes      | Yes      |
| PD4  | NOE                    | NOE              | -        | Yes      | Yes      |
| PD5  | NWE                    | NEW              | -        | Yes      | Yes      |
| PD6  | NWAIT                  | NWAIT            | -        | Yes      | Yes      |
| PD7  | NE1                    | NE1              | -        | Yes      | Yes      |
| PG9  | NE2                    | NE2              | -        | -        | Yes      |
| PG10 | NE3                    | NE3              | -        | -        | Yes      |

Table 10. FSMC pin definition

|      | FSI                    | мс               |         |          |          |
|------|------------------------|------------------|---------|----------|----------|
| Pins | LCD/NOR/PSR<br>AM/SRAM | NOR/PSRAM<br>Mux | 64 pins | 100 pins | 144 pins |
| PG12 | A24                    | A24              | -       | -        | Yes      |
| PG14 | A25                    | A25              | -       | -        | Yes      |
| PB7  | NL                     | NL               | Yes     | Yes      | Yes      |
| PE0  | NBL0                   | NBL0             | -       | Yes      | Yes      |
| PE1  | NBL1                   | NBL1             | -       | Yes      | Yes      |

Pinouts and pin description

| Table 11  | STM32F412xE/G     | altornato | functions |
|-----------|-------------------|-----------|-----------|
| Table 11. | 3   W3ZF4   ZXE/G | anernate  | Tunctions |

|       |      | AF0            | AF1                   | AF2                    | AF3                               | AF4                                | AF5                                                 | AF6                                                        | AF7                                        | AF8                                   | AF9                                                                       | AF10                                    | AF12       | AF15     |
|-------|------|----------------|-----------------------|------------------------|-----------------------------------|------------------------------------|-----------------------------------------------------|------------------------------------------------------------|--------------------------------------------|---------------------------------------|---------------------------------------------------------------------------|-----------------------------------------|------------|----------|
| F     | Port | SYS_AF         | TIM1/<br>TIM2         | TIM3/<br>TIM4/<br>TIM5 | TIM8/<br>TIM9/<br>TIM10/<br>TIM11 | 12C1/<br>12C2/<br>12C3/<br>12CFMP1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/I2S4 | SPI2/I2S2/SPI3<br>/I2S3/SPI4/<br>I2S4/SPI5/I2S5<br>/DFSDM1 | SPI3/I2S3/<br>USART1/<br>USART2/<br>USART3 | DFSDM1/<br>USART3/<br>USART6/<br>CAN1 | I2C2/I2C3/<br>I2CFMP1/<br>CAN1/CAN2<br>/TIM12/<br>TIM13/TIM14<br>/QUADSPI | DFSDM1/<br>QUADSPI/<br>FSMC<br>/OTG1_FS | FSMC /SDIO | SYS_AF   |
|       | PA0  | -              | TIM2_CH1/<br>TIM2_ETR | TIM5_CH1               | TIM8_ETR                          | -                                  | -                                                   | -                                                          | USART2_CTS                                 | -                                     | -                                                                         | -                                       | -          | EVENTOUT |
|       | PA1  | -              | TIM2_CH2              | TIM5_CH2               | -                                 | -                                  | SPI4_MOSI/I<br>2S4_SD                               | -                                                          | USART2_RTS                                 | -                                     | QUADSPI_<br>BK1_IO3                                                       | -                                       | -          | EVENTOUT |
|       | PA2  | -              | TIM2_CH3              | TIM5_CH3               | TIM9_CH1                          | -                                  | I2S2_CKIN                                           | -                                                          | USART2_TX                                  | -                                     | -                                                                         | -                                       | FSMC_D4    | EVENTOUT |
|       | PA3  | -              | TIM2_CH4              | TIM5_CH4               | TIM9_CH2                          | -                                  | I2S2_MCK                                            | -                                                          | USART2_RX                                  | -                                     | -                                                                         | -                                       | FSMC_D5    | EVENTOUT |
|       | PA4  | -              | -                     | -                      | -                                 | -                                  | SPI1_NSS/I2<br>S1_WS                                | SPI3_NSS/<br>I2S3_WS                                       | USART2_CK                                  | DFSDM1_<br>DATIN1                     | -                                                                         | -                                       | FSMC_D6    | EVENTOUT |
|       | PA5  | -              | TIM2_CH1/<br>TIM2_ETR | -                      | TIM8_CH1N                         | -                                  | SPI1_SCK/<br>I2S1_CK                                | -                                                          | -                                          | DFSDM1_<br>CKIN1                      | -                                                                         | -                                       | FSMC_D7    | EVENTOUT |
|       | PA6  | -              | TIM1_BKIN             | TIM3_CH1               | TIM8_BKIN                         | -                                  | SPI1_MISO                                           | I2S2_MCK                                                   | -                                          | -                                     | TIM13_<br>CH1                                                             | QUADSPI_<br>BK2_IO0                     | SDIO_CMD   | EVENTOUT |
| _     | PA7  | -              | TIM1_CH1N             | TIM3_CH2               | TIM8_CH1N                         | -                                  | SPI1_MOSI/I<br>2S1_SD                               | -                                                          | -                                          | -                                     | TIM14_<br>CH1                                                             | QUADSPI_<br>BK2_IO1                     | -          | EVENTOUT |
| PortA | PA8  | MCO_1          | TIM1_CH1              | -                      | -                                 | I2C3_SCL                           | -                                                   | -                                                          | USART1_CK                                  | -                                     | -                                                                         | USB_FS_<br>SOF                          | SDIO_D1    | EVENTOUT |
|       | PA9  | -              | TIM1_CH2              | -                      | -                                 | I2C3_<br>SMBA                      | -                                                   | -                                                          | USART1_TX                                  | -                                     | -                                                                         | USB_FS_<br>VBUS                         | SDIO_D2    | EVENTOUT |
|       | PA10 | -              | TIM1_CH3              | -                      | -                                 | -                                  | -                                                   | SPI5_MOSI/<br>I2S5_SD                                      | USART1_RX                                  | -                                     | -                                                                         | USB_FS_ID                               | -          | EVENTOUT |
|       | PA11 | -              | TIM1_CH4              | -                      | -                                 | -                                  | -                                                   | SPI4_MISO                                                  | USART1_CTS                                 | USART6_<br>TX                         | CAN1_RX                                                                   | USB_FS_DM                               | -          | EVENTOUT |
|       | PA12 | -              | TIM1_ETR              | -                      | -                                 | -                                  | -                                                   | SPI5_MISO                                                  | USART1_RTS                                 | USART6_<br>RX                         | CAN1_TX                                                                   | USB_FS_DP                               | -          | EVENTOUT |
|       | PA13 | JTMS-<br>SWDIO | -                     | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | -          | EVENTOUT |
|       | PA14 | JTCK-<br>SWCLK | -                     | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | -          | EVENTOUT |
|       | PA15 | JTDI           | TIM2_CH1/<br>TIM2_ETR | -                      | -                                 | -                                  | SPI1_NSS/<br>I2S1_WS                                | SPI3_NSS/<br>I2S3_WS                                       | USART1_TX                                  | -                                     | -                                                                         | -                                       | -          | EVENTOUT |



Table 11. STM32F412xE/G alternate functions (continued)

|        |      | AF0          | AF1           | AF2                    | AF3                               | AF4                                | AF5                                                 | AF6                                                        | AF7                                        | AF8                                   | AF9                                                                       | AF10                                    | AF12                   | AF15     |
|--------|------|--------------|---------------|------------------------|-----------------------------------|------------------------------------|-----------------------------------------------------|------------------------------------------------------------|--------------------------------------------|---------------------------------------|---------------------------------------------------------------------------|-----------------------------------------|------------------------|----------|
| ı      | Port | SYS_AF       | TIM1/<br>TIM2 | TIM3/<br>TIM4/<br>TIM5 | TIM8/<br>TIM9/<br>TIM10/<br>TIM11 | I2C1/<br>I2C2/<br>I2C3/<br>I2CFMP1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/I2S4 | SPI2/I2S2/SPI3<br>/I2S3/SPI4/<br>I2S4/SPI5/I2S5<br>/DFSDM1 | SPI3/I2S3/<br>USART1/<br>USART2/<br>USART3 | DFSDM1/<br>USART3/<br>USART6/<br>CAN1 | I2C2/I2C3/<br>I2CFMP1/<br>CAN1/CAN2<br>/TIM12/<br>TIM13/TIM14<br>/QUADSPI | DFSDM1/<br>QUADSPI/<br>FSMC<br>/OTG1_FS | FSMC /SDIO             | SYS_AF   |
|        | PB0  | -            | TIM1_CH2N     | TIM3_CH3               | TIM8_CH2N                         | -                                  | -                                                   | SPI5_SCK/<br>I2S5_CK                                       | -                                          | -                                     | -                                                                         | -                                       | -                      | EVENTOUT |
|        | PB1  | -            | TIM1_CH3N     | TIM3_CH4               | TIM8_CH3N                         | -                                  | -                                                   | SPI5_NSS/<br>I2S5_WS                                       | -                                          | DFSDM1_<br>DATIN0                     | QUADSPI_<br>CLK                                                           | -                                       | -                      | EVENTOUT |
|        | PB2  | -            | -             | -                      | -                                 | -                                  | -                                                   | DFSDM1_<br>CKIN0                                           | -                                          | -                                     | QUADSPI_<br>CLK                                                           | -                                       | -                      | EVENTOUT |
|        | PB3  | JTDO-<br>SWO | TIM2_CH2      |                        |                                   | I2CFMP1_<br>SDA                    | SPI1_SCK/I2<br>S1_CK                                | SPI3_SCK/<br>I2S3_CK                                       | USART1_RX                                  | -                                     | I2C2_SDA                                                                  | -                                       | -                      | EVENTOUT |
|        | PB4  | JTRST        | -             | TIM3_CH1               | -                                 | -                                  | SPI1_MISO                                           | SPI3_MISO                                                  | I2S3ext_<br>SD                             | -                                     | I2C3_SDA                                                                  | -                                       | SDIO_D0                | EVENTOUT |
|        | PB5  | -            | -             | TIM3_CH2               | -                                 | I2C1_SMBA                          | SPI1_MOSI/I<br>2S1_SD                               | SPI3_MOSI/<br>I2S3_SD                                      | -                                          | -                                     | CAN2_RX                                                                   | -                                       | SDIO_D3                | EVENTOUT |
|        | PB6  | -            | -             | TIM4_CH1               | -                                 | I2C1_SCL                           | -                                                   | -                                                          | USART1_TX                                  | -                                     | CAN2_TX                                                                   | QUADSPI_<br>BK1_NCS                     | SDIO_D0                | EVENTOUT |
| Port B | PB7  | 1            | -             | TIM4_CH2               | -                                 | I2C1_SDA                           | -                                                   | -                                                          | USART1_RX                                  | -                                     | -                                                                         | -                                       | FSMC_NL                | EVENTOUT |
| Po     | PB8  | -            | -             | TIM4_CH3               | TIM10_CH1                         | I2C1_SCL                           | -                                                   | SPI5_MOSI/I2S<br>5_SD                                      | -                                          | CAN1_RX                               | I2C3_SDA                                                                  | -                                       | SDIO_D4                | EVENTOUT |
|        | PB9  | -            | -             | TIM4_CH4               | TIM11_CH1                         | I2C1_SDA                           | SPI2_NSS/<br>I2S2_WS                                | -                                                          | -                                          | CAN1_TX                               | I2C2_SDA                                                                  | -                                       | SDIO_D5                | EVENTOUT |
|        | PB10 | -            | TIM2_CH3      | -                      | -                                 | I2C2_SCL                           | SPI2_SCK/<br>I2S2_CK                                | I2S3_MCK                                                   | USART3_TX                                  | -                                     | I2CFMP1_<br>SCL                                                           | -                                       | SDIO_D7                | EVENTOUT |
|        | PB11 | 1            | TIM2_CH4      | -                      | -                                 | I2C2_SDA                           | I2S2_CKIN                                           | -                                                          | USART3_RX                                  | -                                     | -                                                                         | -                                       | -                      | EVENTOUT |
|        | PB12 | -            | TIM1_BKIN     | -                      | -                                 | I2C2_SMBA                          | SPI2_NSS/<br>I2S2_WS                                | SPI4_NSS/<br>I2S4_WS                                       | SPI3_SCK/<br>I2S3_CK                       | USART3_<br>CK                         | CAN2_RX                                                                   | DFSDM1_<br>DATIN1                       | FSMC_D13/F<br>SMC_DA13 | EVENTOUT |
|        | PB13 | -            | TIM1_CH1N     | -                      | -                                 | I2CFMP1_<br>SMBA                   | SPI2_SCK/<br>I2S2_CK                                | SPI4_SCK/<br>I2S4_CK                                       | -                                          | USART3_<br>CTS                        | CAN2_TX                                                                   | DFSDM1_<br>CKIN1                        | -                      | EVENTOUT |
|        | PB14 | -            | TIM1_CH2N     | -                      | TIM8_CH2N                         | I2CFMP1_<br>SDA                    | SPI2_MISO                                           | I2S2ext_SD                                                 | USART3_<br>RTS                             | DFSDM1_<br>DATIN2                     | TIM12_CH1                                                                 | FSMC_D0                                 | SDIO_D6                | EVENTOUT |
|        | PB15 | RTC_<br>50Hz | TIM1_CH3N     | -                      | TIM8_CH3N                         | I2CFMP1_<br>SCL                    | SPI2_MOSI/I<br>2S2_SD                               | -                                                          | -                                          | DFSDM1_<br>CKIN2                      | TIM12_CH2                                                                 | -                                       | SDIO_CK                | EVENTOUT |

Pinouts and pin description

Table 11. STM32F412xE/G alternate functions (continued)

|        |      | AF0    | AF1           | AF2                    | AF3                               | AF4                                | AF5                                                 | AF6                                                        | AF7                                        | AF8                                   | AF9                                                                       | AF10                                    | AF12       | AF15     |
|--------|------|--------|---------------|------------------------|-----------------------------------|------------------------------------|-----------------------------------------------------|------------------------------------------------------------|--------------------------------------------|---------------------------------------|---------------------------------------------------------------------------|-----------------------------------------|------------|----------|
| ı      | Port | SYS_AF | TIM1/<br>TIM2 | TIM3/<br>TIM4/<br>TIM5 | TIM8/<br>TIM9/<br>TIM10/<br>TIM11 | 12C1/<br>12C2/<br>12C3/<br>12CFMP1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/I2S4 | SPI2/I2S2/SPI3<br>/I2S3/SPI4/<br>I2S4/SPI5/I2S5<br>/DFSDM1 | SPI3/I2S3/<br>USART1/<br>USART2/<br>USART3 | DFSDM1/<br>USART3/<br>USART6/<br>CAN1 | I2C2/I2C3/<br>I2CFMP1/<br>CAN1/CAN2<br>/TIM12/<br>TIM13/TIM14<br>/QUADSPI | DFSDM1/<br>QUADSPI/<br>FSMC<br>/OTG1_FS | FSMC /SDIO | SYS_AF   |
|        | PC0  | -      | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | -          | EVENTOUT |
|        | PC1  | -      | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | -          | EVENTOUT |
|        | PC2  | -      | -             | -                      | -                                 | -                                  | SPI2_MISO                                           | I2S2ext_SD                                                 | -                                          | DFSDM1_<br>CKOUT                      | -                                                                         | -                                       | FSMC_NWE   | EVENTOUT |
|        | PC3  | -      | -             | -                      | -                                 | -                                  | SPI2_MOSI/I<br>2S2_SD                               | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A0    | EVENTOUT |
|        | PC4  | -      | -             | -                      | -                                 | -                                  | I2S1_MCK                                            | -                                                          | -                                          | -                                     | -                                                                         | QUADSPI_<br>BK2_IO2                     | FSMC_NE4   | EVENTOUT |
|        | PC5  | -      | -             | -                      | -                                 | I2CFMP1_<br>SMBA                   | -                                                   | -                                                          | USART3_RX                                  | -                                     | -                                                                         | QUADSPI_<br>BK2_IO3                     | FSMC_NOE   | EVENTOUT |
|        | PC6  | -      | -             | TIM3_CH1               | TIM8_CH1                          | I2CFMP1_<br>SCL                    | I2S2_MCK                                            | DFSDM1_<br>CKIN3                                           | -                                          | USART6_<br>TX                         | -                                                                         | FSMC_D1                                 | SDIO_D6    | EVENTOUT |
| O      | PC7  | -      | -             | TIM3_CH2               | TIM8_CH2                          | I2CFMP1_<br>SDA                    | SPI2_SCK/<br>I2S2_CK                                | 12S3_MCK                                                   | -                                          | USART6_<br>RX                         | -                                                                         | DFSDM1_<br>DATIN3                       | SDIO_D7    | EVENTOUT |
| Port C | PC8  | -      | -             | TIM3_CH3               | TIM8_CH3                          | -                                  | -                                                   | -                                                          | -                                          | USART6_<br>CK                         | QUADSPI_<br>BK1_IO2                                                       | -                                       | SDIO_D0    | EVENTOUT |
|        | PC9  | MCO_2  | -             | TIM3_CH4               | TIM8_CH4                          | I2C3_SDA                           | I2S2_CKIN                                           | -                                                          | -                                          | -                                     | QUADSPI_<br>BK1_IO0                                                       | -                                       | SDIO_D1    | EVENTOUT |
|        | PC10 | -      | -             | -                      | -                                 | -                                  | -                                                   | SPI3_SCK/<br>I2S3_CK                                       | USART3_TX                                  | -                                     | QUADSPI_<br>BK1_IO1                                                       | -                                       | SDIO_D2    | EVENTOUT |
|        | PC11 | -      | -             | -                      | -                                 | -                                  | I2S3ext_SD                                          | SPI3_MISO                                                  | USART3_RX                                  | -                                     | QUADSPI_<br>BK2_NCS                                                       | FSMC_D2                                 | SDIO_D3    | EVENTOUT |
|        | PC12 | -      | -             | -                      | -                                 | -                                  | -                                                   | SPI3_MOSI/<br>I2S3_SD                                      | USART3_CK                                  | -                                     | -                                                                         | FSMC_D3                                 | SDIO_CK    | EVENTOUT |
|        | PC13 | -      | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | -          | EVENTOUT |
|        | PC14 | -      | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | -          | EVENTOUT |
|        | PC15 | -      | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | -          | EVENTOUT |

| 577 |
|-----|
| 7   |

Table 11. STM32F412xE/G alternate functions (continued)

|        |      | AF0     | AF1           | AF2                    | AF3                               | AF4                                | AF5                                                 | AF6                                                        | AF7                                        | AF8                                   | AF9                                                                       | AF10                                    | AF12                   | AF15     |
|--------|------|---------|---------------|------------------------|-----------------------------------|------------------------------------|-----------------------------------------------------|------------------------------------------------------------|--------------------------------------------|---------------------------------------|---------------------------------------------------------------------------|-----------------------------------------|------------------------|----------|
| 1      | Port | SYS_AF  | TIM1/<br>TIM2 | TIM3/<br>TIM4/<br>TIM5 | TIM8/<br>TIM9/<br>TIM10/<br>TIM11 | I2C1/<br>I2C2/<br>I2C3/<br>I2CFMP1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/I2S4 | SPI2/I2S2/SPI3<br>/I2S3/SPI4/<br>I2S4/SPI5/I2S5<br>/DFSDM1 | SPI3/I2S3/<br>USART1/<br>USART2/<br>USART3 | DFSDM1/<br>USART3/<br>USART6/<br>CAN1 | I2C2/I2C3/<br>I2CFMP1/<br>CAN1/CAN2<br>/TIM12/<br>TIM13/TIM14<br>/QUADSPI | DFSDM1/<br>QUADSPI/<br>FSMC<br>/OTG1_FS | FSMC /SDIO             | SYS_AF   |
|        | PD0  | -       | -             | -                      | 1                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | CAN1_RX                                                                   | -                                       | FSMC_D2/FS<br>MC_DA2   | EVENTOUT |
|        | PD1  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | CAN1_TX                                                                   | -                                       | FSMC_D3/FS<br>MC_DA3   | EVENTOUT |
|        | PD2  | -       | -             | TIM3_ETR               | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | FSMC_NWE                                | SDIO_CMD               | EVENTOUT |
|        | PD3  | TRACED1 | -             | -                      | -                                 | -                                  | SPI2_SCK/<br>I2S2_CK                                | DFSDM1_<br>DATIN0                                          | USART2_<br>CTS                             | -                                     | QUADSPI_<br>CLK                                                           | -                                       | FSMC_CLK               | EVENTOUT |
|        | PD4  | -       | -             | -                      | -                                 | -                                  | -                                                   | DFSDM1_<br>CKIN0                                           | USART2_<br>RTS                             | -                                     | -                                                                         | -                                       | FSMC_NOE               | EVENTOUT |
|        | PD5  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | USART2_TX                                  | -                                     | -                                                                         | -                                       | FSMC_NWE               | EVENTOUT |
|        | PD6  | -       | -             | -                      | -                                 | -                                  | SPI3_MOSI/I<br>2S3_SD                               | DFSDM1_<br>DATIN1                                          | USART2_RX                                  | -                                     | -                                                                         | -                                       | FSMC_<br>NWAIT         | EVENTOUT |
|        | PD7  | -       | -             | -                      | -                                 | -                                  | -                                                   | DFSDM1_<br>CKIN1                                           | USART2_CK                                  | -                                     | -                                                                         | -                                       | FSMC_NE1               | EVENTOUT |
| Port D | PD8  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | USART3_TX                                  | -                                     | -                                                                         | -                                       | FSMC_D13/<br>FSMC_DA13 | EVENTOUT |
|        | PD9  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | USART3_RX                                  | -                                     | -                                                                         | -                                       | FSMC_D14/<br>FSMC_DA14 | EVENTOUT |
|        | PD10 | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | USART3_CK                                  | -                                     | -                                                                         | -                                       | FSMC_D15/<br>FSMC_DA15 | EVENTOUT |
|        | PD11 | -       | -             | -                      | 1                                 | I2CFMP1_<br>SMBA                   | -                                                   | -                                                          | USART3_<br>CTS                             | -                                     | QUADSPI_<br>BK1_IO0                                                       | -                                       | FSMC_A16               | EVENTOUT |
|        | PD12 | -       | -             | TIM4_CH1               | -                                 | I2CFMP1_<br>SCL                    |                                                     |                                                            | USART3_<br>RTS                             | -                                     | QUADSPI_<br>BK1_IO1                                                       | -                                       | FSMC_A17               | EVENTOUT |
|        | PD13 | -       | -             | TIM4_CH2               | -                                 | I2CFMP1_<br>SDA                    | -                                                   | -                                                          | -                                          | -                                     | QUADSPI_<br>BK1_IO3                                                       | -                                       | FSMC_A18               | EVENTOUT |
|        | PD14 | -       | -             | TIM4_CH3               | -                                 | I2CFMP1_<br>SCL                    | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_D0/<br>FSMC_DA0   | EVENTOUT |
|        | PD15 | -       | -             | TIM4_CH4               | -                                 | I2CFMP1_<br>SDA                    | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_D1/<br>FSMC_DA1   | EVENTOUT |

70/202

|        |      | AF0          | AF1           | AF2                    | AF3                               | AF4                                | AF5                                                 | AF6                                                        | AF7                                        | AF8                                   | AF9                                                                       | AF10                                    | AF12                   | AF15     |
|--------|------|--------------|---------------|------------------------|-----------------------------------|------------------------------------|-----------------------------------------------------|------------------------------------------------------------|--------------------------------------------|---------------------------------------|---------------------------------------------------------------------------|-----------------------------------------|------------------------|----------|
| F      | ort  | SYS_AF       | TIM1/<br>TIM2 | TIM3/<br>TIM4/<br>TIM5 | TIM8/<br>TIM9/<br>TIM10/<br>TIM11 | 12C1/<br>12C2/<br>12C3/<br>12CFMP1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/I2S4 | SPI2/I2S2/SPI3<br>/I2S3/SPI4/<br>I2S4/SPI5/I2S5<br>/DFSDM1 | SPI3/I2S3/<br>USART1/<br>USART2/<br>USART3 | DFSDM1/<br>USART3/<br>USART6/<br>CAN1 | I2C2/I2C3/<br>I2CFMP1/<br>CAN1/CAN2<br>/TIM12/<br>TIM13/TIM14<br>/QUADSPI | DFSDM1/<br>QUADSPI/<br>FSMC<br>/OTG1_FS | FSMC /SDIO             | SYS_AF   |
|        | PE0  | -            | -             | TIM4_ETR               | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_NBL0              | EVENTOUT |
|        | PE1  | -            | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_NBL1              | EVENTOUT |
|        | PE2  | TRACECL<br>K | -             | -                      | -                                 | -                                  | SPI4_SCK/<br>I2S4_CK                                | SPI5_SCK/<br>I2S5_CK                                       | -                                          | -                                     | QUADSPI_<br>BK1_IO2                                                       | -                                       | FSMC_A23               | EVENTOUT |
|        | PE3  | TRACED0      | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A19               | EVENTOUT |
|        | PE4  | TRACED1      | -             | -                      | -                                 | -                                  | SPI4_NSS/<br>I2S4_WS                                | SPI5_NSS/<br>I2S5_WS                                       | -                                          | DFSDM1_<br>DATIN3                     | -                                                                         | -                                       | FSMC_A20               | EVENTOUT |
|        | PE5  | TRACED2      | -             | -                      | TIM9_CH1                          | -                                  | SPI4_MISO                                           | SPI5_MISO                                                  | -                                          | DFSDM1_<br>CKIN3                      | -                                                                         | -                                       | FSMC_A21               | EVENTOUT |
|        | PE6  | TRACED3      | -             | -                      | TIM9_CH2                          | -                                  | SPI4_MOSI/I<br>2S4_SD                               | SPI5_MOSI/<br>I2S5_SD                                      | -                                          | -                                     | -                                                                         | -                                       | FSMC_A22               | EVENTOUT |
|        | PE7  | -            | TIM1_ETR      | -                      | -                                 | -                                  | -                                                   | DFSDM1_<br>DATIN2                                          | -                                          | -                                     | -                                                                         | QUADSPI_<br>BK2_IO0                     | FSMC_D4/<br>FSMC_DA4   | EVENTOUT |
| Port E | PE8  | -            | TIM1_CH1N     | -                      | -                                 | -                                  | -                                                   | DFSDM1_<br>CKIN2                                           | -                                          | -                                     | -                                                                         | QUADSPI_<br>BK2_IO1                     | FSMC_D5/<br>FSMC_DA5   | EVENTOUT |
| Po     | PE9  | -            | TIM1_CH1      | -                      | -                                 | -                                  | -                                                   | DFSDM1_<br>CKOUT                                           | -                                          | -                                     | -                                                                         | QUADSPI_<br>BK2_IO2                     | FSMC_D6/<br>FSMC_DA6   | EVENTOUT |
|        | PE10 | -            | TIM1_CH2N     | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | QUADSPI_<br>BK2_IO3                     | FSMC_D7/<br>FSMC_DA7   | EVENTOUT |
|        | PE11 | -            | TIM1_CH2      | -                      | -                                 | -                                  | SPI4_NSS/<br>I2S4_WS                                | SPI5_NSS/<br>I2S5_WS                                       | -                                          | -                                     | -                                                                         |                                         | FSMC_D8/<br>FSMC_DA8   | EVENTOUT |
|        | PE12 | -            | TIM1_CH3N     | -                      | -                                 | -                                  | SPI4_SCK/<br>I2S4_CK                                | SPI5_SCK/<br>I2S5_CK                                       | -                                          | -                                     | -                                                                         | -                                       | FSMC_D9/<br>FSMC_DA9   | EVENTOUT |
|        | PE13 | -            | TIM1_CH3      | -                      | -                                 | -                                  | SPI4_MISO                                           | SPI5_MISO                                                  | -                                          | -                                     | -                                                                         | -                                       | FSMC_D10/<br>FSMC_DA10 | EVENTOUT |
|        | PE14 | -            | TIM1_CH4      | -                      | -                                 | -                                  | SPI4_MOSI/I<br>2S4_SD                               | SPI5_MOSI/<br>I2S5_SD                                      | -                                          | -                                     | -                                                                         | -                                       | FSMC_D11/<br>FSMC_DA11 | EVENTOUT |
|        | PE15 | -            | TIM1_BKIN     | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_D12/<br>FSMC_DA12 | EVENTOUT |





Table 11. STM32F412xE/G alternate functions (continued)

|        |      | AF0     | AF1           | AF2                    | AF3                               | AF4                                | AF5                                                 | AF6                                                        | AF7                                        | AF8                                   | AF9                                                                       | AF10                                    | AF12       | AF15     |
|--------|------|---------|---------------|------------------------|-----------------------------------|------------------------------------|-----------------------------------------------------|------------------------------------------------------------|--------------------------------------------|---------------------------------------|---------------------------------------------------------------------------|-----------------------------------------|------------|----------|
| F      | Port | SYS_AF  | TIM1/<br>TIM2 | TIM3/<br>TIM4/<br>TIM5 | TIM8/<br>TIM9/<br>TIM10/<br>TIM11 | I2C1/<br>I2C2/<br>I2C3/<br>I2CFMP1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/I2S4 | SPI2/I2S2/SPI3<br>/I2S3/SPI4/<br>I2S4/SPI5/I2S5<br>/DFSDM1 | SPI3/I2S3/<br>USART1/<br>USART2/<br>USART3 | DFSDM1/<br>USART3/<br>USART6/<br>CAN1 | I2C2/I2C3/<br>I2CFMP1/<br>CAN1/CAN2<br>/TIM12/<br>TIM13/TIM14<br>/QUADSPI | DFSDM1/<br>QUADSPI/<br>FSMC<br>/OTG1_FS | FSMC /SDIO | SYS_AF   |
|        | PF0  | -       | -             | -                      | -                                 | I2C2_SDA                           | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A0    | EVENTOUT |
|        | PF1  | -       | -             | -                      | -                                 | I2C2_SCL                           | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A1    | EVENTOUT |
|        | PF2  |         | -             | -                      | -                                 | I2C2_SMBA                          | -                                                   | -                                                          | =                                          | -                                     | -                                                                         | i                                       | FSMC_A2    | EVENTOUT |
|        | PF3  | -       | -             | TIM5_CH1               | -                                 | 1                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | i                                       | FSMC_A3    | EVENTOUT |
|        | PF4  | -       | -             | TIM5_CH2               | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A4    | EVENTOUT |
|        | PF5  | -       | -             | TIM5_CH3               | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A5    | EVENTOUT |
|        | PF6  | TRACED0 | -             | -                      | TIM10_CH1                         | -                                  | -                                                   | -                                                          | -                                          | -                                     | QUADSPI_<br>BK1_IO3                                                       | -                                       | -          | EVENTOUT |
|        | PF7  | TRACED1 | -             | -                      | TIM11_CH1                         | -                                  | -                                                   | -                                                          | -                                          | -                                     | QUADSPI_<br>BK1_IO2                                                       | -                                       | -          | EVENTOUT |
| Port F | PF8  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | TIM13_CH1                                                                 | QUADSPI_<br>BK1_IO0                     | -          | EVENTOUT |
|        | PF9  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | TIM14_CH1                                                                 | QUADSPI_<br>BK1_IO1                     | -          | EVENTOUT |
|        | PF10 | -       | TIM1_ETR      | TIM5_CH4               | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | -          | EVENTOUT |
|        | PF11 | -       | -             | -                      | TIM8_ETR                          | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | -          | EVENTOUT |
|        | PF12 | -       | -             | -                      | TIM8_BKIN                         | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A6    | EVENTOUT |
|        | PF13 | -       | -             | -                      | -                                 | I2CFMP1_<br>SMBA                   | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A7    | EVENTOUT |
|        | PF14 | -       | -             | -                      | -                                 | I2CFMP1_<br>SCL                    | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A8    | EVENTOUT |
|        | PF15 | -       | -             | -                      | -                                 | I2CFMP1_<br>SDA                    | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A9    | EVENTOUT |

72/202

|        |      | AF0     | AF1           | AF2                    | AF3                               | AF4                                | AF5                                                 | AF6                                                        | AF7                                        | AF8                                   | AF9                                                                       | AF10                                    | AF12       | AF15     |
|--------|------|---------|---------------|------------------------|-----------------------------------|------------------------------------|-----------------------------------------------------|------------------------------------------------------------|--------------------------------------------|---------------------------------------|---------------------------------------------------------------------------|-----------------------------------------|------------|----------|
| F      | Port | SYS_AF  | TIM1/<br>TIM2 | TIM3/<br>TIM4/<br>TIM5 | TIM8/<br>TIM9/<br>TIM10/<br>TIM11 | 12C1/<br>12C2/<br>12C3/<br>12CFMP1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/I2S4 | SPI2/I2S2/SPI3<br>/I2S3/SPI4/<br>I2S4/SPI5/I2S5<br>/DFSDM1 | SPI3/I2S3/<br>USART1/<br>USART2/<br>USART3 | DFSDM1/<br>USART3/<br>USART6/<br>CAN1 | I2C2/I2C3/<br>I2CFMP1/<br>CAN1/CAN2<br>/TIM12/<br>TIM13/TIM14<br>/QUADSPI | DFSDM1/<br>QUADSPI/<br>FSMC<br>/OTG1_FS | FSMC /SDIO | SYS_AF   |
|        | PG0  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | CAN1_RX                                                                   | -                                       | FSMC_A10   | EVENTOUT |
|        | PG1  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | CAN1_TX                                                                   | -                                       | FSMC_A11   | EVENTOUT |
|        | PG2  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A12   | EVENTOUT |
|        | PG3  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A13   | EVENTOUT |
|        | PG4  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A14   | EVENTOUT |
|        | PG5  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A15   | EVENTOUT |
|        | PG6  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | QUADSPI_<br>BK1_NCS                     | -          | EVENTOUT |
| (2)    | PG7  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | USART6_<br>CK                         | -                                                                         | -                                       | -          | EVENTOUT |
| Port G | PG8  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | USART6_<br>RTS                        | -                                                                         | -                                       | -          | EVENTOUT |
|        | PG9  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | USART6_<br>RX                         | QUADSPI_<br>BK2_IO2                                                       | -                                       | FSMC_NE2   | EVENTOUT |
|        | PG10 | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_NE3   | EVENTOUT |
|        | PG11 | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | CAN2_RX                                                                   | -                                       | -          | EVENTOUT |
|        | PG12 | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | USART6_<br>RTS                        | CAN2_TX                                                                   | -                                       | FSMC_NE4   | EVENTOUT |
|        | PG13 | TRACED2 | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | USART6_<br>CTS                        | -                                                                         | -                                       | FSMC_A24   | EVENTOUT |
|        | PG14 | TRACED3 | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | USART6_<br>TX                         | QUADSPI_<br>BK2_IO3                                                       | -                                       | FSMC_A25   | EVENTOUT |
|        | PG15 | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | USART6_<br>CTS                        | -                                                                         | -                                       | -          | EVENTOUT |
| Port H | PH0  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | -          | EVENTOUT |
| Poi    | PH1  | -       | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | -          | EVENTOUT |

STM32F412xE/G Memory mapping

# 5 Memory mapping

The memory map is shown in Figure 18.

Figure 18. Memory map



Memory mapping STM32F412xE/G

Table 12. STM32F412xE/G register boundary addresses

| Bus                     | Boundary address           | Peripheral                     |
|-------------------------|----------------------------|--------------------------------|
|                         | 0xE010 0000 - 0xFFFF FFFF  | Reserved                       |
| Cortex <sup>®</sup> -M4 | 0xE000 0000 - 0xE00F FFFF  | Cortex-M4 internal peripherals |
|                         | 0xA000 2000 - 0xDFFF FFFF  | Reserved                       |
|                         | 0xA000 1000 - 0xA000 1FFF  | QuadSPI control register       |
| AHB3                    | 0xA000 0000 - 0xA000 0FFF  | FSMC control register          |
| Ando                    | 0x9000 0000 - 0x9FFF FFFF  | QUADSPI                        |
|                         | 0x7000 0000 - 0x08FFF FFFF | Reserved                       |
|                         | 0x6000 0000 - 0x6FFF FFFF  | FSMC                           |
|                         | 0x5006 0C00 - 0x5FFF FFFF  | Reserved                       |
| AHB2                    | 0x5006 0800 0x5006 0BFF    | RNG                            |
| ANDZ                    | 0x5004 000- 0x5006 07FF    | Reserved                       |
|                         | 0x5000 0000 - 0x5003 FFFF  | USB OTG FS                     |
|                         | 0x4002 6800 - 0x4FFF FFFF  | Reserved                       |
|                         | 0x4002 6400 - 0x4002 67FF  | DMA2                           |
|                         | 0x4002 6000 - 0x4002 63FF  | DMA1                           |
|                         | 0x4002 5000 - 0x4002 4FFF  | Reserved                       |
|                         | 0x4002 3C00 - 0x4002 3FFF  | Flash interface register       |
|                         | 0x4002 3800 - 0x4002 3BFF  | RCC                            |
|                         | 0x4002 3400 - 0x4002 37FF  | Reserved                       |
|                         | 0x4002 3000 - 0x4002 33FF  | CRC                            |
| AHB1                    | 0x4002 2000 - 0x4002 2FFF  | Reserved                       |
|                         | 0x4002 1C00 - 0x4002 1FFF  | GPIOH                          |
|                         | 0x4002 1800 - 0x4002 1BFF  | GPIOG                          |
|                         | 0x4002 1400 - 0x4002 17FF  | GPIOF                          |
|                         | 0x4002 1000 - 0x4002 13FF  | GPIOE                          |
|                         | 0x4002 0C00 - 0x4002 0FFF  | GPIOD                          |
|                         | 0x4002 0800 - 0x4002 0BFF  | GPIOC                          |
|                         | 0x4002 0400 - 0x4002 07FF  | GPIOB                          |
|                         | 0x4002 0000 - 0x4002 03FF  | GPIOA                          |

STM32F412xE/G Memory mapping

Table 12. STM32F412xE/G register boundary addresses (continued)

| Bus  | Boundary address          | Peripheral |
|------|---------------------------|------------|
|      | 0x4001 6400- 0x4001 FFFF  | Reserved   |
|      | 0x4001 6000 - 0x4001 63FF | DFSDM1     |
|      | 0x4001 5400 - 0x4001 5FFF | Reserved   |
|      | 0x4001 5000 - 0x4001 53FF | SPI5/I2S5  |
|      | 0x4001 4800 - 0x4001 4BFF | TIM11      |
|      | 0x4001 4400 - 0x4001 47FF | TIM10      |
|      | 0x4001 4000 - 0x4001 43FF | TIM9       |
|      | 0x4001 3C00 - 0x4001 3FFF | EXTI       |
|      | 0x4001 3800 - 0x4001 3BFF | SYSCFG     |
|      | 0x4001 3400 - 0x4001 37FF | SPI4/I2S4  |
| APB2 | 0x4001 3000 - 0x4001 33FF | SPI1/I2S1  |
|      | 0x4001 2C00 - 0x4001 2FFF | SDIO       |
|      | 0x4001 2400 - 0x4001 2BFF | Reserved   |
|      | 0x4001 2000 - 0x4001 23FF | ADC1       |
|      | 0x4001 1800 - 0x4001 1FFF | Reserved   |
|      | 0x4001 1400 - 0x4001 17FF | USART6     |
|      | 0x4001 1000 - 0x4001 13FF | USART1     |
|      | 0x4001 0800 - 0x4001 0FFF | Reserved   |
|      | 0x4001 0400 - 0x4001 07FF | TIM8       |
|      | 0x4001 0000 - 0x4001 03FF | TIM1       |
|      | 0x4000 7400 - 0x4000 FFFF | Reserved   |

Memory mapping STM32F412xE/G

Table 12. STM32F412xE/G register boundary addresses (continued)

| Bus  | Boundary address          | Peripheral            |
|------|---------------------------|-----------------------|
|      | 0x4000 7000 - 0x4000 73FF | PWR                   |
|      | 0x4000 6C00 - 0x4000 6FFF | Reserved              |
|      | 0x4000 6800- 0x4000 6BFF  | CAN2                  |
|      | 0x4000 6400- 0x4000 67FF  | CAN1                  |
|      | 0x4000 6000- 0x4000 63FF  | I2CFMP1               |
|      | 0x4000 5C00 - 0x4000 5FFF | I2C3                  |
|      | 0x4000 5800 - 0x4000 5BFF | I2C2                  |
|      | 0x4000 5400 - 0x4000 57FF | I2C1                  |
|      | 0x4000 4C00 - 0x4000 53FF | Reserved              |
|      | 0x4000 4800 - 0x4000 4BFF | USART3                |
|      | 0x4000 4400 - 0x4000 47FF | USART2                |
|      | 0x4000 4000 - 0x4000 43FF | I2S3ext               |
|      | 0x4000 3C00 - 0x4000 3FFF | SPI3 / I2S3           |
| APB1 | 0x4000 3800 - 0x4000 3BFF | SPI2 / I2S2           |
| APBT | 0x4000 3400 - 0x4000 37FF | I2S2ext               |
|      | 0x4000 3000 - 0x4000 33FF | IWDG                  |
|      | 0x4000 2C00 - 0x4000 2FFF | WWDG                  |
|      | 0x4000 2800 - 0x4000 2BFF | RTC and BKP registers |
|      | 0x4000 2400 - 0x4000 27FF | Reserved              |
|      | 0x4000 2000 - 0x4000 23FF | TIM14                 |
|      | 0x4000 1C00 - 0x4000 1FFF | TIM13                 |
|      | 0x4000 1800 - 0x4000 1BFF | TIM12                 |
|      | 0x4000 1400 - 0x4000 17FF | TIM7                  |
|      | 0x4000 1000 - 0x4000 13FF | TIM6                  |
|      | 0x4000 0C00 - 0x4000 0FFF | TIM5                  |
|      | 0x4000 0800 - 0x4000 0BFF | TIM4                  |
|      | 0x4000 0400 - 0x4000 07FF | TIM3                  |
|      | 0x4000 0000 - 0x4000 03FF | TIM2                  |

### 6 Electrical characteristics

#### 6.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

#### 6.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_A$ max (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean  $\pm 3 \sigma$ ).

### 6.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A$  = 25 °C,  $V_{DD}$  = 3.3 V (for the 1.7 V  $\leq$ V<sub>DD</sub>  $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean  $\pm 2 \sigma$ ).

#### 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

## 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 19.

#### 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 20*.



#### 6.1.6 Power supply scheme

Backup circuitry Power (OSC32K,RTC, 1.65 to 3.6V switch Wakeup logic Backup registers) OUT 10 **GPIOs** Logic  $V_{CAP_1}$ Kernel logic  $2 \times 2.2 \mu F$ V<sub>CAP\_2</sub> (CPU, digital & RAM)  $V_{\text{DD}}$ Voltage 1/2/...11/12 regulator 11 × 100 nF  $V_{\text{SS}}$ + 1 × 4.7 µF 1/2/...11/12 BYPASS REG Flash memory  $V_{DD\_USB}$  $V_{DDUSB}$ FS 100 nF Reset PDR ON controller  $V_{\text{DDA}}$  $V_{REF+}$ Analog: 100 nF 100 nF RCs, ADC  $V_{REF}$ + 1 µF PLI  $V_{SSA}$ MSv39022V2

Figure 21. Power supply scheme

- 1. To connect PDR\_ON pin, refer to Section: Power supply supervisor.
- 2. The 4.7  $\mu F$  ceramic capacitor must be connected to one of the  $V_{DD}$  pin.
- 3. VCAP\_2 pad is only available on 100-pin and 144-pin packages.
- V<sub>DDA</sub>=V<sub>DD</sub> and V<sub>SSA</sub>=V<sub>SS</sub>.
- V<sub>DDUSB</sub> is a dedicated independent USB power supply for the on-chip full-speed OTG PHY module and associated DP/DM GPIOs. V<sub>DDUSB</sub> value does not depend on the V<sub>DD</sub> and V<sub>DDA</sub> values, but it must be the last supply to be provided and the first to disappear.

#### Caution:

Each power supply pair (for example  $V_{DD}/V_{SS}$ ,  $V_{DDA}/V_{SSA}$ ) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure good operation of the device. It is not recommended to remove filtering capacitors to reduce PCB size or cost. This might cause incorrect operation of the device.

#### 6.1.7 Current consumption measurement

Figure 22. Current consumption measurement scheme

## 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 13: Voltage characteristics*, *Table 14: Current characteristics*, and *Table 15: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                | Ratings                                                                                                   | Min                                                                            | Max                  | Unit |
|-----------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------|------|
| $V_{DD}$ – $V_{SS}$   | External main supply voltage (including $V_{DDA}$ , $V_{DD}$ , $V_{DDUSB}$ and $V_{BAT}$ ) <sup>(1)</sup> | -0.3                                                                           | 4.0                  |      |
|                       | Input voltage on FT and TC pins <sup>(2)</sup>                                                            | V <sub>SS</sub> -0.3                                                           | V <sub>DD</sub> +4.0 | V    |
| $V_{IN}$              | Input voltage on any other pin                                                                            | V <sub>SS</sub> -0.3                                                           | 4.0                  |      |
|                       | Input voltage for BOOT0                                                                                   | V <sub>SS</sub>                                                                | 9.0                  |      |
| $ \Delta V_{DDx} $    | Variations between different V <sub>DD</sub> power pins                                                   | -                                                                              | 50                   | mV   |
| $ V_{SSX} - V_{SS} $  | Variations between all the different ground pins                                                          | -                                                                              | 50                   | IIIV |
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)                                                        | see Section 6.3.14:<br>Absolute maximum<br>ratings (electrical<br>sensitivity) |                      |      |

Table 13. Voltage characteristics

<sup>1.</sup> All main power  $(V_{DD}, V_{DDA}, V_{DDUSB})$  and ground  $(V_{SS}, V_{SSA})$  pins must always be connected to the external power supply, in the permitted range.

<sup>2.</sup> V<sub>IN</sub> maximum value must always be respected. Refer to *Table 14* for the values of the maximum allowed injected current.

**Table 14. Current characteristics** 

| Symbol                    | Ratings                                                                              | Max.  | Unit |
|---------------------------|--------------------------------------------------------------------------------------|-------|------|
| $\Sigma I_{VDD}$          | Total current into sum of all V <sub>DD_x</sub> power lines (source) <sup>(1)</sup>  | 160   |      |
| Σ I <sub>VSS</sub>        | Total current out of sum of all V <sub>SS_x</sub> ground lines (sink) <sup>(1)</sup> | -160  |      |
| Σ I <sub>VDDUSB</sub>     | Total current into V <sub>DDUSB</sub> power lines (source)                           | 25    |      |
| I <sub>VDD</sub>          | Maximum current into each V <sub>DD_x</sub> power line (source) <sup>(1)</sup>       | 100   |      |
| I <sub>VSS</sub>          | Maximum current out of each V <sub>SS_x</sub> ground line (sink) <sup>(1)</sup>      |       |      |
| 1                         | Output current sunk by any I/O and control pin                                       | 25    |      |
| I <sub>IO</sub>           | Output current sourced by any I/O and control pin                                    | -25   | mA   |
|                           | Total output current sunk by sum of all I/O and control pins (2)                     | 120   |      |
| $\Sigma I_{IO}$           | Total output current sunk by sum of all USB I/Os                                     | 25    |      |
|                           | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup>      | -120  |      |
| (2)                       | Injected current on FT and TC pins (4)                                               | 5/.0  |      |
| I <sub>INJ(PIN)</sub> (3) | Injected current on NRST and B pins (4)                                              | _5/+0 |      |
| ΣΙ <sub>ΙΝJ(PIN)</sub>    | Total injected current (sum of all I/O and control pins) <sup>(5)</sup>              | ±25   |      |

All main power (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDUSB</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.

- 3. Negative injection disturbs the analog performance of the device. See note in Section 6.3.20: 12-bit ADC characteristics.
- Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value
- When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values).

**Table 15. Thermal characteristics** 

| Symbol            | Ratings                                                                                     | Value        | Unit |
|-------------------|---------------------------------------------------------------------------------------------|--------------|------|
| T <sub>STG</sub>  | Storage temperature range                                                                   | -65 to +150  |      |
| T <sub>J</sub>    | Maximum junction temperature                                                                | 130          |      |
| T <sub>LEAD</sub> | Maximum lead temperature during soldering (WLCSP64, LQFP64/100/144, UFQFPN48, UFBGA100/144) | see note (1) | °C   |

Compliant with JEDEC Std J-STD-020D (for small body, Sn-Pb or Pb assembly), the ST ECOPACK 7191395 specification, and the European directive on Restrictions on Hazardous Substances (ROHS directive 2011/65/EU, July 2011).

<sup>2.</sup> This current consumption must be correctly distributed over all I/Os and control pins.

# 6.3 Operating conditions

## 6.3.1 General operating conditions

Table 16. General operating conditions

| Symbol                             | Parameter                                                        | Conditions                                                             | Min                 | Тур  | Max                 | Unit |  |
|------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------|---------------------|------|---------------------|------|--|
|                                    |                                                                  | Power Scale3: Regulator ON,<br>VOS[1:0] bits in PWR_CR register = 0x01 | 0                   | -    | 64                  |      |  |
| f <sub>HCLK</sub>                  | Internal AHB clock frequency                                     | Power Scale2: Regulator ON,<br>VOS[1:0] bits in PWR_CR register = 0x10 | 0                   | -    | 84                  | MHz  |  |
|                                    |                                                                  | Power Scale1: Regulator ON,<br>VOS[1:0] bits in PWR_CR register = 0x11 | 0                   | -    | 100                 |      |  |
| f <sub>PCLK1</sub>                 | Internal APB1 clock frequency                                    | -                                                                      | 0                   | -    | 50                  | MHz  |  |
| f <sub>PCLK2</sub>                 | Internal APB2 clock frequency                                    | -                                                                      | 0                   | -    | 100                 | MHz  |  |
| $V_{DD}$                           | Standard operating voltage                                       | -                                                                      | 1.7 <sup>(1)</sup>  | -    | 3.6                 | V    |  |
| V <sub>DDA</sub> <sup>(2)(3)</sup> | Analog operating voltage (ADC limited to 1.2 M samples)          |                                                                        |                     | -    | 2.4                 | V    |  |
| VDDA` ^ /                          | Analog operating voltage<br>(ADC limited to 2.4 M<br>samples)    | Must be the same potential as V <sub>DD</sub> <sup>(4)</sup>           | 2.4                 | -    | 3.6                 | V    |  |
|                                    | USB supply voltage                                               | USB not used                                                           | 1.7                 | 3.3  | 3.6                 |      |  |
| V <sub>DDUSB</sub>                 | (supply voltage for PA11 and PA12 pins)                          | USB used <sup>(5)</sup>                                                | 3.0                 | -    | 3.6                 | V    |  |
| $V_{BAT}$                          | Backup operating voltage                                         | -                                                                      | 1.65                | -    | 3.6                 | V    |  |
|                                    |                                                                  | VOS[1:0] bits in PWR_CR register = 0x01<br>Max frequency 64 MHz        | 1.08 <sup>(6)</sup> | 1.14 | 1.20 <sup>(6)</sup> |      |  |
| V <sub>12</sub>                    | Regulator ON: 1.2 V<br>internal voltage on<br>VCAP_1/VCAP_2 pins | VOS[1:0] bits in PWR_CR register = 0x10<br>Max frequency 84 MHz        | 1.20 <sup>(6)</sup> | 1.26 | 1.32 <sup>(6)</sup> | ٧    |  |
|                                    |                                                                  | VOS[1:0] bits in PWR_CR register = 0x11<br>Max frequency 100 MHz       | 1.26                | 1.32 | 1.38                |      |  |
|                                    | Regulator OFF: 1.2 V                                             | Max frequency 64 MHz                                                   | 1.10                | 1.14 | 1.20                |      |  |
| V <sub>12</sub>                    | external voltage must be supplied on                             | Max frequency 84 MHz                                                   | 1.20                | 1.26 | 1.32                | V    |  |
|                                    | VCAP_1/VCAP_2 pins                                               | Max frequency 100 MHz                                                  | 1.26                | 1.32 | 1.38                |      |  |
|                                    | Input voltage on RST, FT and                                     | 2 V ≤ V <sub>DD</sub> ≤ 3.6 V                                          | -0.3                | -    | 5.5                 |      |  |
| V <sub>IN</sub>                    | TC pins <sup>(7)</sup>                                           | $V_{DD} \le 2 V$                                                       | -0.3                | -    | 5.2                 | V    |  |
|                                    | Input voltage on BOOT0 pin                                       | -                                                                      | 0                   | -    | 9                   |      |  |

Table 16. General operating conditions (continued)

| Symbol          | Parameter                                                               | Conditions                           | Min | Тур | Max | Unit |
|-----------------|-------------------------------------------------------------------------|--------------------------------------|-----|-----|-----|------|
|                 |                                                                         | UFQFPN48                             | -   | -   | 625 |      |
|                 |                                                                         | WLCSP64                              | -   | -   | 392 |      |
|                 | Power dissipation at $T_{A} = 85^{\circ}\text{C for range 6 or}$        | LQFP64                               | -   | -   | 425 |      |
| $P_{D}$         |                                                                         | LQFP100                              | -   | -   | 465 |      |
|                 | $T_A = 105$ °C for range $7^{(8)}$                                      | LQFP144                              | -   | -   | 571 |      |
|                 |                                                                         | UFBGA100                             | -   | -   | 351 |      |
|                 |                                                                         | UFBGA144                             | -   | -   | 416 | \^/  |
| _               |                                                                         | UFQFPN48                             | -   | -   | 156 | mW   |
|                 |                                                                         | WLCSP64                              | -   | -   | 98  |      |
|                 |                                                                         | LQFP64                               | -   | -   | 106 |      |
| $P_{D}$         | Power dissipation at T <sub>A</sub> = 125 °C for range 3 <sup>(8)</sup> | LQFP100                              | -   | -   | 116 |      |
|                 | TA = 123 O for range 3                                                  | LQFP144                              | -   | -   | 142 |      |
|                 |                                                                         | UFBGA100                             | -   | -   | 88  |      |
|                 |                                                                         | UFBGA144                             | -   | -   | 104 |      |
|                 | Ambient temperature for                                                 | Maximum power dissipation            | -40 | -   | 85  |      |
|                 | range 6                                                                 | Low power dissipation <sup>(9)</sup> | -40 | -   | 105 |      |
| _               | Ambient temperature for                                                 | Maximum power dissipation            | -40 | -   | 105 |      |
| T <sub>A</sub>  | range 7                                                                 | Low power dissipation <sup>(9)</sup> | -40 | -   | 125 |      |
| Ambient range 3 | Ambient temperature for                                                 | Maximum power dissipation            | -40 | -   | 110 | °C   |
|                 |                                                                         | Low power dissipation <sup>(9)</sup> | -40 | -   | 130 |      |
|                 |                                                                         | Range 6                              | -40 | -   | 105 |      |
| TJ              | Junction temperature range                                              | Range 7                              | -40 | -   | 125 |      |
|                 |                                                                         | Range 3                              | -40 | -   | 130 |      |

V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V with the use of an external power supply supervisor (refer to Section 3.18.2: Internal reset OFF).

- 2. When the ADC is used, refer to Table 72: ADC characteristics.
- 3. If  $V_{REF+}$  pin is present, it must respect the following condition:  $V_{DDA}-V_{REF}+$  < 1.2 V.
- 4. It is recommended to power  $V_{DD}$  and  $V_{DDA}$  from the same source. A maximum difference of 300 mV between  $V_{DD}$  and  $V_{DDA}$  can be tolerated during power-up and power-down operation.
- 5. Only the DM ( $P_{A11}$ ) and DP ( $P_{A12}$ ) pads are supplied through  $V_{DDUSB}$ . For application where the  $V_{BUS}$  ( $P_{A9}$ ) is directly connected to the chip, a minimum  $V_{DD}$  supply of 2.7V is required.

(some application examples are shown in appendix B)

- 6. Guaranteed by test in production
- 7. To sustain a voltage higher than  $V_{DD}$ +0.3, the internal Pull-up and Pull-Down resistors must be disabled
- 8. If  $T_A$  is lower, higher  $P_D$  values are allowed as long as  $T_J$  does not exceed  $T_{Jmax}$ .
- 9. In low power dissipation state,  $T_A$  can be extended to this range as long as  $T_J$  does not exceed  $T_{Jmax}$ .

Table 17. Features depending on the operating power supply range

| rable in reaction deponding on the operating power supply range |                                      |                                                                                    |                                                                        |                                          |                                                                                                                                                                                                                             |                                                  |
|-----------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Operating<br>power<br>supply<br>range                           | ADC<br>operation                     | Maximum flash memory access frequency with no wait states (f <sub>Flashmax</sub> ) | Maximum flash<br>memory access<br>frequency with<br>wait states (1)(2) | I/O operation                            | Clock output<br>frequency on<br>I/O pins <sup>(3)</sup>                                                                                                                                                                     | Possible<br>flash<br>memory<br>operations        |
| V <sub>DD</sub> =1.7 to 2.1 V <sup>(4)</sup>                    | Conversion time up to 1.2 Msps       | 16 MHz <sup>(5)</sup>                                                              | 100 MHz with 6<br>wait states                                          | - No I/O compensation                    | up to 30 MHz                                                                                                                                                                                                                | 8-bit erase<br>and program<br>operations<br>only |
| V <sub>DD</sub> = 2.1 to 2.4 V                                  | Conversion time up to 1.2 Msps       | 18 MHz                                                                             | 100 MHz with 5<br>wait states                                          | - No I/O up to 30 MHz                    | 16-bit erase and program operations                                                                                                                                                                                         |                                                  |
| V <sub>DD</sub> = 2.4 to 2.7 V                                  | Conversion<br>time up to<br>2.4 Msps | 24 MHz                                                                             | 100 MHz with 4<br>wait states                                          | <ul><li>I/O compensation works</li></ul> | up to 50 MHz                                                                                                                                                                                                                | 16-bit erase and program operations              |
| V <sub>DD</sub> = 2.7 to 3.6 V <sup>(6)</sup>                   | Conversion<br>time up to<br>2.4 Msps | 30 MHz                                                                             | 100 MHz with 3<br>wait states                                          | <ul><li>I/O compensation works</li></ul> | <ul> <li>up to         <ul> <li>100 MHz</li> <li>when V<sub>DD</sub> =</li> <li>3.0 to 3.6 V</li> </ul> </li> <li>up to         <ul> <li>50 MHz</li> <li>when V<sub>DD</sub> =</li> <li>2.7 to 3.0 V</li> </ul> </li> </ul> | 32-bit erase<br>and program<br>operations        |

Applicable only when the code is executed from flash memory. When the code is executed from RAM, no wait state is required.

<sup>2.</sup> Thanks to the ART accelerator and the 128-bit flash memory, the number of wait states given here does not impact the execution speed from flash memory since the ART accelerator allows to achieve a performance equivalent to 0 wait state program execution.

<sup>3.</sup> Refer to Table 59: I/O AC characteristics for frequencies vs. external load.

V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V, with the use of an external power supply supervisor (refer to Section 3.18.2: Internal reset OFF).

<sup>5.</sup> Prefetch available over the complete VDD supply range.

<sup>6.</sup> The voltage range for the USB full speed embedded PHY can drop down to 2.7 V. However the electrical characteristics of D- and D+ pins will be degraded between 2.7 and 3 V.

### 6.3.2 VCAP\_1/VCAP\_2 external capacitors

Stabilization for the main regulator is achieved by connecting the external capacitor  $C_{\text{EXT}}$  to the VCAP\_1 and VCAP\_2 pins. For packages supporting only 1 VCAP pin, the 2 CEXT capacitors are replaced by a single capacitor.

C<sub>FXT</sub> is specified in *Table 18*.





1. Legend: ESR is the equivalent series resistance.

Table 18. VCAP\_1/VCAP\_2 operating conditions<sup>(1)</sup>

| Symbol | Parameter                                                                   | Conditions |
|--------|-----------------------------------------------------------------------------|------------|
| CEXT   | Capacitance of external capacitor with the pins VCAP_1 and VCAP_2 available | 2.2 μF     |
| ESR    | ESR of external capacitor with the pins VCAP_1 and VCAP_2 available         | < 2 Ω      |
| CEXT   | Capacitance of external capacitor with a single VCAP pin available          | 4.7 μF     |
| ESR    | ESR of external capacitor with a single VCAP pin available                  | < 1 Ω      |

<sup>1.</sup> When bypassing the voltage regulator, the two 2.2  $\mu$ F  $V_{CAP}$  capacitors are not required and should be replaced by two 100 nF decoupling capacitors.

### 6.3.3 Operating conditions at power-up/power-down (regulator ON)

Subject to general operating conditions for T<sub>A</sub>.

Table 19. Operating conditions at power-up / power-down (regulator ON)

| Symbol | Parameter                      | Min | Max | Unit  |
|--------|--------------------------------|-----|-----|-------|
| +      | V <sub>DD</sub> rise time rate | 20  | 8   | µs/V  |
| τ√DD   | V <sub>DD</sub> fall time rate | 20  | 8   | μ5/ ν |

### 6.3.4 Operating conditions at power-up / power-down (regulator OFF)

Subject to general operating conditions for  $T_A$ .

Table 20. Operating conditions at power-up / power-down (regulator OFF)<sup>(1)</sup>

| Symbol            | Parameter                                                | Conditions | Min | Max | Unit  |
|-------------------|----------------------------------------------------------|------------|-----|-----|-------|
| +                 | V <sub>DD</sub> rise time rate                           | Power-up   | 20  | ∞   |       |
| τ <sub>VDD</sub>  | V <sub>DD</sub> fall time rate                           | Power-down | 20  | ~   | μs/V  |
| + .               | V <sub>CAP_1</sub> and V <sub>CAP_2</sub> rise time rate | Power-up   | 20  | ∞   | μ5/ ν |
| t <sub>VCAP</sub> | V <sub>CAP_1</sub> and V <sub>CAP_2</sub> fall time rate | Power-down | 20  | 8   |       |

To reset the internal logic at power-down, a reset must be applied on pin PA0 when V<sub>DD</sub> reach below 1.08 V.

Note: This feature is only available for UFBGA100 and UFBGA144 packages.

### 6.3.5 Embedded reset and power control block characteristics

The parameters given in *Table 21* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage at 3.3V.

Table 21. Embedded reset and power control block characteristics

| Symbol                              | Parameter                                                                                                                                                                                                                                                           | Conditions                  | Min                 | Тур  | Max  | Unit |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------|------|------|------|
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=000 (rising edge)  | 2.09                | 2.14 | 2.19 |      |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=000 (falling edge) | 1.98                | 2.04 | 2.08 |      |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=001 (rising edge)  | 2.23                | 2.30 | 2.37 |      |
|                                     | PLS[2:0]=010 (rising edge) 2.39 2.45 2.50  PLS[2:0]=010 (falling edge) 2.29 2.35 2.39  PLS[2:0]=011 (rising edge) 2.54 2.60 2.60  PLS[2:0]=011 (falling edge) 2.44 2.51 2.50  PLS[2:0]=100 (rising edge) 2.70 2.76 2.80  PLS[2:0]=100 (falling edge) 2.59 2.66 2.70 | PLS[2:0]=001 (falling edge) | 2.13                | 2.19 | 2.25 |      |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=010 (rising edge)  | 2.39                | 2.45 | 2.51 |      |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=010 (falling edge) | 2.29                | 2.35 | 2.39 |      |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=011 (rising edge)  | 2.54                | 2.60 | 2.65 |      |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=011 (falling edge) | 2.44                | 2.51 | 2.56 | V    |
| $V_{PVD}$                           |                                                                                                                                                                                                                                                                     | PLS[2:0]=100 (rising edge)  | 2.70                | 2.76 | 2.82 | V    |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=100 (falling edge) | 2.59                | 2.66 | 2.71 |      |
|                                     |                                                                                                                                                                                                                                                                     | 2.99                        |                     |      |      |      |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=101 (falling edge) | 2.65                | 2.84 | 3.02 |      |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=110 (rising edge)  | 2.96                | 3.03 | 3.10 |      |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=110 (falling edge) | 2.85                | 2.93 | 2.99 |      |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=111 (rising edge)  | 3.07                | 3.14 | 3.21 |      |
|                                     |                                                                                                                                                                                                                                                                     | PLS[2:0]=111 (falling edge) | 2.95                | 3.03 | 3.09 |      |
| V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis                                                                                                                                                                                                                                                      | -                           | -                   | 100  | -    | mV   |
| \/                                  | Power-on/power-down                                                                                                                                                                                                                                                 | Falling edge                | 1.60 <sup>(1)</sup> | 1.68 | 1.76 | V    |
| V <sub>POR/PDR</sub>                | reset threshold                                                                                                                                                                                                                                                     | Rising edge                 | 1.64                | 1.72 | 1.80 | V    |

Table 21. Embedded reset and power control block characteristics (continued)

| Symbol                              | Parameter                                                                            | Conditions                                                                                | Min  | Тур       | Max  | Unit |
|-------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|-----------|------|------|
| V <sub>PDRhyst</sub> <sup>(2)</sup> | PDR hysteresis                                                                       | -                                                                                         | -    | 40        | -    | mV   |
| V                                   | Brownout level 1                                                                     | Falling edge                                                                              | 2.13 | 2.19      | 2.24 |      |
| V <sub>BOR1</sub>                   | threshold                                                                            | Rising edge                                                                               | 2.23 | 2.29      | 2.33 |      |
| \/                                  | Brownout level 2                                                                     | Falling edge                                                                              | 2.44 | 2.50 2.56 |      | v    |
| V <sub>BOR2</sub>                   | threshold                                                                            | Rising edge                                                                               | 2.53 | 2.59      | 2.63 | V    |
| V                                   | Brownout level 3                                                                     | Falling edge                                                                              | 2.75 | 2.83      | 2.88 |      |
| V <sub>BOR3</sub>                   | threshold                                                                            | Rising edge                                                                               | 2.85 | 2.92      | 2.97 |      |
| V <sub>BORhyst</sub> <sup>(2)</sup> | BOR hysteresis                                                                       | -                                                                                         | -    | 100       | -    | mV   |
| T <sub>RSTTEMPO</sub>               | POR reset timing                                                                     | -                                                                                         | 0.5  | 1.5       | 3.0  | ms   |
| I <sub>RUSH</sub> <sup>(2)</sup>    | In-Rush current on<br>voltage regulator power-<br>on (POR or wakeup from<br>Standby) | -                                                                                         | -    | 160       | 200  | mA   |
| E <sub>RUSH</sub> <sup>(2)</sup>    | In-Rush energy on<br>voltage regulator power-<br>on (POR or wakeup from<br>Standby)  | V <sub>DD</sub> = 1.7 V, T <sub>A</sub> = 125 °C,<br>I <sub>RUSH</sub> = 171 mA for 31 μs | -    | -         | 5.4  | μC   |

- 1. The product behavior is guaranteed by design down to the minimum  $V_{POR/PDR}$  value.
- 2. Guaranteed by design, not tested in production.
- 3. The reset timing is measured from the power-on (POR reset or wakeup from  $V_{BAT}$ ) to the instant when first instruction is fetched by the user application code.

## 6.3.6 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 22: Current consumption measurement scheme*.

All the run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code.

#### Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in input mode with a static value at VDD or VSS (no load).
- All peripherals are disabled except if it is explicitly mentioned.
- The flash memory access time is adjusted to both f<sub>HCLK</sub> frequency and VDD ranges (refer to Table 17: Features depending on the operating power supply range).
- The voltage scaling is adjusted to f<sub>HCLK</sub> frequency as follows:
  - Scale 3 for f<sub>HCLK</sub> ≤ 64 MHz
  - Scale 2 for 64 MHz < f<sub>HCLK</sub> ≤ 84 MHz
  - Scale 1 for 84 MHz < f<sub>HCLK</sub> ≤ 100 MHz
- The system clock is HCLK,  $f_{PCLK1} = f_{HCLK}/2$ , and  $f_{PCLK2} = f_{HCLK}$ .
- External clock is 4 MHz and PLL is ON except if it is explicitly mentioned.
- The maximum values are obtained for V<sub>DD</sub> = 3.6 V and a maximum ambient temperature (T<sub>A</sub>), and the typical values for T<sub>A</sub>= 25 °C and V<sub>DD</sub> = 3.3 V unless otherwise specified.

Table 22. Typical and maximum current consumption, code with data processing (ART accelerator disabled) running from SRAM -  $V_{DD}$  = 1.7 V

|                 |                                         |                                                         | £                          | Тур                       |                           | Ma                        | ax <sup>(1)</sup>          |                            |      |
|-----------------|-----------------------------------------|---------------------------------------------------------|----------------------------|---------------------------|---------------------------|---------------------------|----------------------------|----------------------------|------|
| Symbol          | Parameter                               | Conditions                                              | f <sub>HCLK</sub><br>(MHz) | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | Unit |
|                 |                                         |                                                         | 100                        | 28.1                      | 30.24                     | 31.27                     | 32.21                      | 34.21                      |      |
|                 |                                         | External alask                                          | 84                         | 22.7                      | 24.05                     | 24.54                     | 25.11                      | 26.74                      |      |
|                 |                                         | External clock, PLL ON,                                 | 64                         | 15.7                      | 16.99                     | 17.47                     | 18.03                      | 19.71                      |      |
|                 |                                         | all peripherals<br>enabled <sup>(2)(3)</sup>            | 50                         | 12.3                      | 13.36                     | 13.82                     | 14.36                      | 15.51                      |      |
|                 |                                         |                                                         | 25                         | 6.5                       | 7.44                      | 7.82                      | 8.30                       | 8.96                       |      |
|                 | Supply<br>current in<br><b>Run mode</b> |                                                         | 20                         | 5.6                       | 6.16                      | 6.66                      | 7.20                       | 7.77                       |      |
|                 |                                         | HSI, PLL off, all peripherals enabled <sup>(2)(3)</sup> | 16                         | 3.9                       | 4.70                      | 5.31                      | 6.08                       | 6.57                       |      |
|                 |                                         |                                                         | 1                          | 0.6                       | 0.78                      | 1.33                      | 1.98                       | 2.14                       | mA   |
| I <sub>DD</sub> |                                         | Chabica                                                 | 100                        | 14.0                      | 15.48                     | 16.08                     | 16.83                      | 18.51                      | mA   |
|                 |                                         | Estamal alask                                           | 84                         | 11.3                      | 12.23                     | 12.75                     | 13.41                      | 16.09                      |      |
|                 |                                         | External clock,<br>PLL ON, all                          | 64                         | 7.9                       | 8.84                      | 9.31                      | 10.01                      | 11.61                      |      |
|                 |                                         | peripherals<br>disabled <sup>(3)</sup>                  | 50                         | 6.2                       | 7.06                      | 7.53                      | 8.19                       | 9.50                       |      |
|                 |                                         | disabled                                                | 25                         | 3.4                       | 4.18                      | 4.61                      | 5.13                       | 5.95                       |      |
|                 |                                         |                                                         | 20                         | 2.9                       | 3.44                      | 3.98                      | 4.65                       | 5.39                       |      |
|                 |                                         | HSI, PLL off,                                           | 16                         | 2.0                       | 2.51                      | 3.13                      | 3.89                       | 4.51                       |      |
|                 |                                         | all peripherals<br>disabled <sup>(3)</sup>              | 1                          | 0.5                       | 0.64                      | 1.21                      | 1.90                       | 2.21                       |      |

<sup>1.</sup> Based on characterization, not tested in production unless otherwise specified

<sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.6 mA for the analog part.



DS11139 Rev 9 87/202

<sup>2.</sup> When analog peripheral blocks such as ADC, HSE, LSE, HSI, or LSI are ON, an additional power consumption has to be considered.

Table 23. Typical and maximum current consumption, code with data processing (ART accelerator disabled) running from SRAM -  $V_{DD}$  = 3.6 V

|                 |                |                                                                            | _                          | Тур                       |                           | Ma                        | ax <sup>(1)</sup>          |                            |      |
|-----------------|----------------|----------------------------------------------------------------------------|----------------------------|---------------------------|---------------------------|---------------------------|----------------------------|----------------------------|------|
| Symbol          | Parameter      | Conditions                                                                 | f <sub>HCLK</sub><br>(MHz) | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | Unit |
|                 |                |                                                                            | 100                        | 28.4                      | 28.80 <sup>(3)</sup>      | 30.84                     | 32.39                      | 34.40 <sup>(3)</sup>       |      |
|                 |                | External clock                                                             | 84                         | 23.0                      | 24.09 <sup>(3)</sup>      | 25.20                     | 26.57                      | 28.30 <sup>(3)</sup>       |      |
|                 |                | External clock,<br>PLL ON,                                                 | 64                         | 16.0                      | 16.83 <sup>(3)</sup>      | 17.77                     | 19.12                      | 20.90 <sup>(3)</sup>       |      |
|                 | Supply current | all peripherals<br>enabled <sup>(2)</sup>                                  | 50                         | 12.6                      | 13.46                     | 13.98                     | 14.68                      | 15.85                      |      |
|                 |                |                                                                            | 25                         | 6.8                       | 7.63                      | 8.14                      | 8.61                       | 9.30                       |      |
|                 |                |                                                                            | 20                         | 5.8                       | 6.31                      | 6.74                      | 7.43                       | 8.03                       |      |
|                 |                | HSI, PLL OFF <sup>(4)</sup> ,<br>all peripherals<br>enabled <sup>(2)</sup> | 16                         | 3.9                       | 4.65                      | 5.33                      | 6.11                       | 6.60                       |      |
| 1               |                |                                                                            | 1                          | 0.6                       | 0.78                      | 1.34                      | 2.00                       | 2.16                       | mA   |
| I <sub>DD</sub> | in Run mode    |                                                                            | 100                        | 14.3                      | 15.09 <sup>(3)</sup>      | 16.22                     | 17.90                      | 19.72 <sup>(3)</sup>       | IIIA |
|                 |                | External alask                                                             | 84                         | 11.6                      | 12.28 <sup>(3)</sup>      | 13.36                     | 14.99                      | 16.80 <sup>(3)</sup>       |      |
|                 |                | External clock,<br>PLL ON,                                                 | 64                         | 8.2                       | 8.75 <sup>(3)</sup>       | 9.68                      | 11.21                      | 13.00 <sup>(3)</sup>       |      |
|                 |                | all peripherals<br>disabled <sup>(2)</sup>                                 | 50                         | 6.5                       | 7.21                      | 7.69                      | 8.47                       | 9.74                       |      |
|                 |                | uisabieu                                                                   | 25                         | 3.6                       | 4.22                      | 4.68                      | 5.29                       | 6.08                       |      |
|                 |                |                                                                            | 20                         | 3.2                       | 3.65                      | 4.18                      | 4.94                       | 5.68                       |      |
|                 |                | HSI, PLL OFF,                                                              | 16                         | 2.0                       | 2.48                      | 3.12                      | 3.94                       | 4.54                       |      |
|                 |                | all peripherals<br>disabled <sup>(2)</sup>                                 | 1                          | 0.5                       | 0.65                      | 1.26                      | 1.94                       | 2.24                       |      |

<sup>1.</sup> Based on characterization, not tested in production unless otherwise specified

<sup>2.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.6 mA for the analog part.

<sup>3.</sup> Tested in production

<sup>4.</sup> When analog peripheral blocks such as ADC, HSE, LSE, HSI, or LSI are ON, an additional power consumption has to be considered

Table 24. Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled except prefetch) running from flash memory-  $V_{DD}$  = 1.7 V

|                 |                    |                                                      | •                          | Тур                    |                        | Ma                     | x <sup>(1)</sup>        |                            |      |
|-----------------|--------------------|------------------------------------------------------|----------------------------|------------------------|------------------------|------------------------|-------------------------|----------------------------|------|
| Symbol          | Parameter          | Conditions                                           | f <sub>HCLK</sub><br>(MHz) | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | T <sub>A</sub> =<br>125 °C | Unit |
|                 |                    |                                                      | 100                        | 26.9                   | 28.78                  | 29.86                  | 31.30                   | 33.08                      |      |
|                 |                    | External clock,                                      | 84                         | 21.6                   | 23.14                  | 23.93                  | 24.89                   | 26.31                      |      |
|                 |                    | PLL ON,                                              | 64                         | 15.0                   | 16.08                  | 16.70                  | 17.46                   | 18.45                      |      |
|                 |                    | all peripherals<br>enabled <sup>(2)(3)</sup>         | 50                         | 11.8                   | 12.74                  | 13.33                  | 14.07                   | 14.87                      |      |
|                 | enableu · · · /    | 25                                                   | 6.3                        | 7.13                   | 7.69                   | 8.30                   | 8.77                    |                            |      |
|                 |                    |                                                      | 20                         | 5.5                    | 6.09                   | 6.64                   | 7.30                    | 7.72                       |      |
|                 |                    | HSI, PLL OFF, all peripherals enabled <sup>(2)</sup> | 16                         | 3.9                    | 4.20                   | 4.78                   | 5.49                    | 5.81                       |      |
|                 | Supply current     |                                                      | 1                          | 0.9                    | 0.98                   | 1.50                   | 2.20                    | 2.33                       | mA   |
| I <sub>DD</sub> | in <b>Run mode</b> |                                                      | 100                        | 12.7                   | 13.82                  | 14.71                  | 15.76                   | 17.53                      | IIIA |
|                 |                    | External clock,                                      | 84                         | 10.3                   | 11.20                  | 11.97                  | 12.96                   | 14.41                      |      |
|                 |                    | PLL ON <sup>(4)</sup>                                | 64                         | 7.2                    | 7.87                   | 8.57                   | 9.41                    | 10.47                      |      |
|                 |                    | all peripherals<br>disabled <sup>(2)</sup>           | 50                         | 5.7                    | 6.33                   | 7.02                   | 7.87                    | 8.75                       |      |
|                 |                    | disabled/                                            | 25                         | 3.2                    | 3.77                   | 4.38                   | 5.13                    | 5.71                       |      |
|                 |                    |                                                      | 20                         | 2.9                    | 3.31                   | 3.93                   | 4.69                    | 5.22                       |      |
|                 |                    | HSI, PLL OFF, all                                    | 16                         | 2.1                    | 2.25                   | 2.83                   | 3.56                    | 3.96                       |      |
|                 |                    | peripherals disabled <sup>(2)</sup>                  | 1                          | 0.7                    | 0.83                   | 1.42                   | 2.12                    | 2.36                       |      |

<sup>1.</sup> Based on characterization, not tested in production unless otherwise specified.

<sup>2.</sup> Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register).

<sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2), add an additional power consumption of 1.6mA per ADC for the analog part.

<sup>4.</sup> Refer to Table 45 and RM0402 for the possible PLL VCO setting

Table 25. Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled except prefetch) running from flash memory -  $V_{DD}$  = 3.6 V

|                 |                    |                                                       |                            | Тур                    |                        | Ma                     | x <sup>(1)</sup>        |                         |      |
|-----------------|--------------------|-------------------------------------------------------|----------------------------|------------------------|------------------------|------------------------|-------------------------|-------------------------|------|
| Symbol          | Parameter          | Conditions                                            | f <sub>HCLK</sub><br>(MHz) | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | T <sub>A</sub> = 125 °C | Unit |
|                 |                    |                                                       | 100                        | 27.2                   | 28.70 <sup>(4)</sup>   | 30.14                  | 31.98                   | 33.80                   |      |
|                 |                    |                                                       | 84                         | 21.9                   | 23.60                  | 24.31                  | 25.37                   | 26.82                   |      |
|                 |                    | External clock,<br>PLL ON <sup>(2)</sup> ,            | 64                         | 15.2                   | 16.45                  | 17.03                  | 17.87                   | 18.89                   |      |
|                 |                    | all peripherals enabled <sup>(3)</sup>                | 50                         | 12.1                   | 13.12                  | 13.67                  | 14.46                   | 15.29                   |      |
|                 |                    |                                                       | 25                         | 6.6                    | 7.59                   | 8.12                   | 8.77                    | 9.27                    |      |
|                 |                    |                                                       | 20                         | 5.7                    | 6.51                   | 7.07                   | 7.77                    | 8.21                    |      |
|                 |                    | HSI, PLL OFF, all                                     | 16                         | 4.0                    | 4.32                   | 4.88                   | 5.69                    | 6.01                    |      |
|                 | Supply current     | peripherals enabled <sup>(3)</sup>                    | 1                          | 0.8                    | 1.14                   | 1.67                   | 2.38                    | 2.51                    | mA   |
| I <sub>DD</sub> | in <b>Run mode</b> |                                                       | 100                        | 13.0                   | 14.06 <sup>(4)</sup>   | 15.34                  | 17.27                   | 19.20                   | ША   |
|                 |                    | External clock, PLL                                   | 84                         | 10.5                   | 11.21                  | 12.16                  | 13.47                   | 14.98                   |      |
|                 |                    | ON <sup>(2)</sup>                                     | 64                         | 7.5                    | 8.29                   | 9.01                   | 9.88                    | 10.99                   |      |
|                 |                    | all peripherals disabled <sup>(3)</sup>               | 50                         | 6.0                    | 6.73                   | 7.32                   | 8.27                    | 9.20                    |      |
|                 |                    | uisableu. ,                                           | 25                         | 3.5                    | 4.18                   | 4.73                   | 5.57                    | 6.19                    |      |
|                 |                    |                                                       | 20                         | 3.1                    | 3.72                   | 4.25                   | 5.10                    | 5.67                    |      |
|                 |                    | HSI, PLL OFF, all peripherals disabled <sup>(3)</sup> | 16                         | 2.1                    | 2.41                   | 2.94                   | 3.75                    | 4.17                    |      |
|                 |                    |                                                       | 1                          | 0.7                    | 0.99                   | 1.51                   | 2.30                    | 2.56                    |      |

<sup>1.</sup> Based on characterization, not tested in production unless otherwise specified.

<sup>2.</sup> Refer to Table 45 and RM0402 for the possible PLL VCO setting

<sup>3.</sup> Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register).

<sup>4.</sup> Tested in production.

Table 26. Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from flash memory -  $V_{DD}$  = 3.6 V

| Typ Max <sup>(1)</sup> |                                        |                                                      |                   |                           |                        | (4)                       |                         |                            |      |
|------------------------|----------------------------------------|------------------------------------------------------|-------------------|---------------------------|------------------------|---------------------------|-------------------------|----------------------------|------|
|                        |                                        |                                                      | f <sub>HCLK</sub> | Тур                       |                        | Max                       | X <sup>(1)</sup>        |                            |      |
| Symbol                 | Parameter                              | Conditions                                           | (MHz)             | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> = 105 °C | T <sub>A</sub> =<br>125 °C | Unit |
|                        |                                        |                                                      | 100               | 36.3                      | 38.95                  | 41.19                     | 42.95                   | 45.40                      |      |
|                        |                                        |                                                      | 84                | 31.1                      | 33.22                  | 34.81                     | 36.10                   | 38.16                      |      |
|                        |                                        | External clock,<br>PLL ON <sup>(2)</sup> ,           | 64                | 22.3                      | 23.97                  | 25.10                     | 26.23                   | 27.73                      |      |
|                        | all peripherals enabled <sup>(3)</sup> | 50                                                   | 18.3              | 19.77                     | 20.65                  | 21.73                     | 22.97                   |                            |      |
|                        |                                        |                                                      | 25                | 10.1                      | 11.39                  | 12.16                     | 13.11                   | 13.86                      |      |
|                        |                                        |                                                      | 20                | 8.6                       | 9.60                   | 10.25                     | 11.06                   | 11.69                      |      |
|                        |                                        | HSI, PLL OFF, all peripherals enabled <sup>(3)</sup> | 16                | 6.3                       | 6.85                   | 7.51                      | 8.38                    | 8.85                       |      |
|                        | Supply current                         |                                                      | 1                 | 1.1                       | 1.39                   | 1.82                      | 2.61                    | 2.76                       | mA   |
| I <sub>DD</sub>        | in <b>Run mode</b>                     |                                                      | 100               | 22.1                      | 23.95                  | 25.80                     | 27.50                   | 30.58                      | IIIA |
|                        |                                        |                                                      | 84                | 19.7                      | 20.79                  | 22.52                     | 24.12                   | 26.82                      |      |
|                        |                                        | External clock, PLL ON(2)                            | 64                | 14.5                      | 15.88                  | 17.21                     | 18.54                   | 20.62                      |      |
|                        |                                        | all peripherals disabled <sup>(3)</sup>              | 50                | 12.2                      | 13.38                  | 14.59                     | 15.79                   | 17.56                      |      |
|                        |                                        |                                                      | 25                | 7.0                       | 8.05                   | 8.89                      | 10.16                   | 11.29                      |      |
|                        |                                        |                                                      | 20                | 6.0                       | 6.84                   | 7.51                      | 8.52                    | 9.47                       |      |
|                        |                                        | HSI, PLL OFF, all                                    | 16                | 4.4                       | 4.91                   | 5.56                      | 6.54                    | 7.28                       |      |
|                        |                                        | peripherals disabled <sup>(3)</sup>                  | 1                 | 0.9                       | 1.25                   | 1.79                      | 2.59                    | 2.88                       |      |

<sup>1.</sup> Based on characterization, not tested in production unless otherwise specified.

<sup>2.</sup> Refer to Table 45 and RM0402 for the possible PLL VCO setting

<sup>3.</sup> Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register).

Table 27. Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from flash memory -  $V_{DD}$  = 1.7 V

|                 | ,                                            | description disabled, ful                               |                   | Тур                       |                           | Ma:                       | <b>v</b> (1)               |                            |      |
|-----------------|----------------------------------------------|---------------------------------------------------------|-------------------|---------------------------|---------------------------|---------------------------|----------------------------|----------------------------|------|
|                 | 5                                            | 0                                                       | f <sub>HCLK</sub> | iyp                       |                           | IVIG                      |                            | 1                          |      |
| Symbol          | Parameter                                    | Conditions                                              | (MHz)             | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | Unit |
|                 |                                              |                                                         | 100               | 35.9                      | 38.55                     | 40.77                     | 42.52                      | 44.95                      |      |
|                 |                                              | External clock,                                         | 84                | 29.4                      | 31.59                     | 33.12                     | 34.42                      | 36.38                      |      |
|                 |                                              | PLL ON,                                                 | 64                | 22.4                      | 24.02                     | 25.15                     | 26.28                      | 27.78                      |      |
|                 | all peripherals<br>enabled <sup>(2)(3)</sup> | 50                                                      | 18.6              | 20.07                     | 21.08                     | 22.05                     | 23.30                      |                            |      |
|                 |                                              | enabled                                                 | 25                | 10.3                      | 11.62                     | 12.39                     | 13.34                      | 14.10                      |      |
|                 |                                              |                                                         | 20                | 8.9                       | 9.85                      | 10.59                     | 11.32                      | 11.96                      |      |
|                 |                                              | HSI, PLL OFF, all peripherals enabled <sup>(2)(3)</sup> | 16                | 6.7                       | 7.26                      | 8.04                      | 8.80                       | 9.30                       |      |
|                 | Supply current                               |                                                         | 1                 | 1.1                       | 1.44                      | 1.99                      | 2.66                       | 2.81                       | mA   |
| I <sub>DD</sub> | in <b>Run mode</b>                           |                                                         | 100               | 21.7                      | 23.55                     | 25.48                     | 27.07                      | 30.10                      | IIIA |
|                 |                                              |                                                         | 84                | 18.0                      | 19.16                     | 20.93                     | 22.39                      | 24.89                      |      |
|                 |                                              | External clock, PLL ON <sup>(3)</sup>                   | 64                | 14.6                      | 15.93                     | 17.32                     | 18.59                      | 20.68                      |      |
|                 |                                              | all peripherals disabled                                | 50                | 12.5                      | 13.63                     | 14.90                     | 16.07                      | 17.87                      |      |
|                 |                                              |                                                         | 25                | 7.2                       | 8.25                      | 9.26                      | 10.26                      | 11.41                      |      |
|                 |                                              |                                                         | 20                | 6.3                       | 7.15                      | 7.99                      | 8.84                       | 9.83                       |      |
|                 |                                              | HSI, PLL OFF, all                                       | 16                | 4.9                       | 5.37                      | 6.20                      | 7.03                       | 7.82                       |      |
|                 | peripherals disabled <sup>(3)</sup>          | peripherals disabled <sup>(3)</sup>                     | 1                 | 1.0                       | 1.30                      | 1.91                      | 2.65                       | 2.95                       |      |

<sup>1.</sup> Based on characterization, not tested in production unless otherwise specified.

<sup>2.</sup> Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register).

<sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2), add an additional power consumption of 1.6mA per ADC for the analog part.

Table 28. Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled with prefetch) running from flash memory -  $V_{DD}$  = 3.6 V

|                 |                |                                          | f                          | Тур                       |                        | Max                    | K <sup>(1)</sup>           |                            |      |
|-----------------|----------------|------------------------------------------|----------------------------|---------------------------|------------------------|------------------------|----------------------------|----------------------------|------|
| Symbol          | Parameter      | Conditions                               | f <sub>HCLK</sub><br>(MHz) | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | Unit |
|                 |                |                                          | 100                        | 38.9                      | 41.10                  | 42.85                  | 44.28                      | 46.80                      |      |
|                 |                |                                          | 84                         | 32.8                      | 34.61                  | 35.77                  | 36.72                      | 38.81                      |      |
|                 |                | External clock,<br>PLL ON,               | 64                         | 23.6                      | 24.96                  | 25.84                  | 26.64                      | 28.16                      |      |
|                 |                | all peripherals enabled <sup>(2)</sup>   | 50                         | 18.7                      | 19.90                  | 20.67                  | 21.45                      | 22.67                      |      |
|                 |                |                                          | 25                         | 10.1                      | 11.11                  | 11.70                  | 12.40                      | 13.10                      |      |
|                 |                |                                          | 20                         | 8.6                       | 9.46                   | 10.07                  | 10.81                      | 11.43                      |      |
|                 |                | HSI, PLL OFF, all peripherals enabled    | 16                         | 6.3                       | 6.77                   | 7.42                   | 8.21                       | 8.68                       |      |
|                 | Supply current |                                          | 1                          | 1.1                       | 1.35                   | 1.84                   | 2.59                       | 2.74                       | mA   |
| I <sub>DD</sub> | in Run mode    |                                          | 100                        | 24.7                      | 26.11                  | 27.59                  | 28.84                      | 32.07                      | IIIA |
|                 |                |                                          | 84                         | 21.4                      | 22.22                  | 23.53                  | 24.66                      | 27.42                      |      |
|                 |                | External clock,<br>PLL ON <sup>(2)</sup> | 64                         | 15.8                      | 16.80                  | 17.90                  | 18.99                      | 21.12                      |      |
|                 |                | all peripherals disabled                 | 50                         | 12.6                      | 13.51                  | 14.52                  | 15.54                      | 17.28                      |      |
|                 |                |                                          | 25                         | 7.0                       | 7.85                   | 8.57                   | 9.39                       | 10.44                      |      |
|                 |                |                                          | 20                         | 6.0                       | 6.67                   | 7.37                   | 8.26                       | 9.19                       |      |
|                 |                | HSI, PLL OFF, all peripherals disabled   | 16                         | 4.5                       | 4.80                   | 5.47                   | 6.33                       | 7.04                       |      |
|                 |                |                                          | 1                          | 0.9                       | 1.25                   | 1.81                   | 2.58                       | 2.87                       |      |

<sup>1.</sup> Based on characterization, not tested in production unless otherwise specified.

<sup>2.</sup> Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register).

Table 29. Typical and maximum current consumption in Sleep mode -  $V_{DD}$  = 3.6 V

|                 |                                     | cal and maximum curre                                                  |                            | Тур                       |                        | Max                    |                         |                            |      |
|-----------------|-------------------------------------|------------------------------------------------------------------------|----------------------------|---------------------------|------------------------|------------------------|-------------------------|----------------------------|------|
| Symbol          | Parameter                           | Conditions                                                             | f <sub>HCLK</sub><br>(MHz) | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | T <sub>A</sub> =<br>125 °C | Unit |
|                 |                                     |                                                                        | 100                        | 17.7                      | 18.48 <sup>(3)</sup>   | 19.83                  | 21.70                   | 24.00                      |      |
|                 |                                     | All peripherals enabled <sup>(2)</sup> ,                               | 84                         | 14.3                      | 15.39                  | 16.31                  | 17.48                   | 19.34                      |      |
|                 |                                     | External clock,                                                        | 64                         | 10.0                      | 10.71                  | 11.35                  | 12.13                   | 13.41                      |      |
|                 |                                     | PLL ON,                                                                | 50                         | 7.9                       | 8.53                   | 9.13                   | 9.89                    | 10.94                      |      |
|                 |                                     | Flash deep power down                                                  | 25                         | 4.4                       | 4.99                   | 5.46                   | 6.11                    | 6.75                       |      |
|                 |                                     |                                                                        | 20                         | 4.0                       | 4.42                   | 4.95                   | 5.64                    | 6.23                       |      |
|                 |                                     | All peripherals enabled <sup>(2)</sup> ,                               | 16                         | 2.7                       | 2.83                   | 3.47                   | 4.21                    | 4.66                       |      |
|                 |                                     | HSI, PLL OFF,<br>Flash deep power down                                 | 1                          | 0.5                       | 0.68                   | 1.25                   | 1.92                    | 2.12                       |      |
|                 |                                     | Tidon deep power down                                                  | 100                        | 18.1                      | 19.39                  | 20.70                  | 22.24                   | 24.59                      |      |
|                 |                                     |                                                                        | 84                         | 14.7                      | 15.80                  | 16.71                  | 17.92                   | 19.82                      |      |
|                 |                                     | All peripherals enabled <sup>(2)</sup> ,                               | 64                         | 10.3                      | 11.02                  | 11.66                  | 12.45                   | 13.77                      |      |
|                 | External clock,<br>PLL ON Flash ON  | 50                                                                     | 8.2                        | 8.88                      | 9.53                   | 10.26                  | 11.35                   |                            |      |
|                 |                                     |                                                                        | 25                         | 4.7                       | 5.30                   | 5.82                   | 6.53                    | 7.23                       |      |
|                 |                                     |                                                                        | 20                         | 4.2                       | 4.67                   | 5.18                   | 5.90                    | 6.53                       |      |
|                 |                                     | All peripherals enabled <sup>(2)</sup> ,                               | 16                         | 2.7                       | 3.10                   | 3.72                   | 4.50                    | 4.98                       |      |
|                 | Supply current in <b>Sleep mode</b> | HSI, PLL OFF, Flash ON                                                 | 1                          | 8.0                       | 0.93                   | 1.50                   | 2.18                    | 2.41                       | ^    |
| I <sub>DD</sub> |                                     |                                                                        | 100                        | 3.2                       | 3.42                   | 4.98                   | 6.88                    | 9.70                       | mA   |
|                 |                                     | All peripherals disabled,                                              | 84                         | 2.6                       | 3.09                   | 3.63                   | 4.44                    | 6.26                       |      |
|                 |                                     | External clock,                                                        | 64                         | 2.0                       | 2.33                   | 2.81                   | 3.46                    | 4.87                       |      |
|                 |                                     | PLL ON <sup>(2)</sup> ,                                                | 50                         | 1.7                       | 2.02                   | 2.54                   | 3.12                    | 4.39                       |      |
|                 |                                     | Flash deep power down                                                  | 25                         | 1.2                       | 1.63                   | 2.21                   | 2.89                    | 4.08                       |      |
|                 |                                     |                                                                        | 20                         | 1.3                       | 1.62                   | 2.09                   | 2.78                    | 3.92                       |      |
|                 |                                     | All peripherals disabled,                                              | 16                         | 0.5                       | 0.63                   | 1.24                   | 1.92                    | 2.71                       |      |
|                 |                                     | HSI, PLL OFF <sup>(2)</sup> ,<br>Flash deep power down                 | 1                          | 0.4                       | 0.53                   | 1.14                   | 1.82                    | 2.57                       |      |
|                 |                                     | Trasif acep power down                                                 | 100                        | 3.6                       | 4.17                   | 4.84                   | 5.63                    | 7.93                       |      |
|                 |                                     |                                                                        | 84                         | 3.0                       | 3.49                   | 4.13                   | 4.88                    | 6.88                       |      |
|                 |                                     | All peripherals disabled,                                              | 64                         | 2.3                       | 2.69                   | 3.23                   | 3.85                    | 5.42                       |      |
|                 |                                     | External clock,<br>PLL ON <sup>(2)</sup> , Flash ON                    | 50                         | 2.0                       | 2.33                   | 2.83                   | 3.45                    | 4.86                       |      |
|                 |                                     | ,                                                                      | 25                         | 1.4                       | 1.88                   | 2.39                   | 3.06                    | 4.31                       |      |
|                 |                                     |                                                                        | 20                         | 1.5                       | 1.88                   | 2.43                   | 3.06                    | 4.31                       |      |
|                 |                                     | All peripherals disabled,<br>HSI, PLL OFF <sup>(2)</sup> ,<br>Flash ON | 16                         | 0.8                       | 0.91                   | 1.50                   | 2.22                    | 3.13                       |      |
|                 |                                     |                                                                        | 1                          | 0.7                       | 0.78                   | 1.37                   | 2.09                    | 2.95                       |      |

<sup>1.</sup> Based on characterization, not tested in production unless otherwise specified.

Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register).

<sup>3.</sup> Tested in production.

Table 30. Typical and maximum current consumption in Sleep mode -  $V_{DD}$  = 1.7 V

|                 | , , , , , , , , , , , , , , , , , , , | cai and maximum curre                                                   |                            | Тур                       |                        | Max                       |                            |                            |             |
|-----------------|---------------------------------------|-------------------------------------------------------------------------|----------------------------|---------------------------|------------------------|---------------------------|----------------------------|----------------------------|-------------|
| Symbol          | Parameter                             | Conditions                                                              | f <sub>HCLK</sub><br>(MHz) | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | Unit        |
|                 |                                       |                                                                         | 100                        | 17.3                      | 18.62                  | 19.90                     | 21.40                      | 23.67                      |             |
|                 |                                       | External clock,                                                         | 84                         | 14.0                      | 15.08                  | 16.04                     | 17.16                      | 18.97                      |             |
|                 |                                       | PLL ON,                                                                 | 64                         | 9.7                       | 10.41                  | 11.02                     | 11.80                      | 13.06                      |             |
|                 |                                       | Flash deep power down,                                                  | 50                         | 7.6                       | 8.27                   | 8.89                      | 9.62                       | 10.64                      |             |
|                 |                                       | all peripherals enabled <sup>(2)</sup>                                  | 25                         | 4.2                       | 4.79                   | 5.35                      | 6.00                       | 6.63                       | 1           |
|                 |                                       |                                                                         | 20                         | 3.7                       | 4.11                   | 4.67                      | 5.31                       | 5.88                       |             |
|                 |                                       | HSI, PLL OFF <sup>(2)</sup> ,                                           | 16                         | 2.4                       | 2.81                   | 3.45                      | 4.20                       | 4.64                       | 1           |
| I <sub>DD</sub> | Supply current                        | Flash deep power down, all peripherals enabled                          | 1                          | 0.5                       | 0.67                   | 1.27                      | 1.91                       | 2.11                       | mA          |
| -00             | in <b>Sleep mode</b>                  |                                                                         | 100                        | 17.8                      | 19.08                  | 20.35                     | 21.90                      | 24.22                      |             |
|                 |                                       | (0)                                                                     | 84                         | 14.4                      | 15.49                  | 16.42                     | 17.59                      | 19.46                      |             |
|                 |                                       | External clock, PLL ON <sup>(2)</sup> all peripherals enabled, Flash ON | 64                         | 10.0                      | 10.76                  | 11.43                     | 12.18                      | 13.47                      |             |
|                 |                                       |                                                                         | 50                         | 7.9                       | 8.58                   | 9.19                      | 9.94                       | 10.99                      |             |
|                 |                                       |                                                                         | 25                         | 4.4                       | 4.99                   | 5.54                      | 6.21                       | 6.87                       |             |
|                 |                                       |                                                                         | 20                         | 4.0                       | 4.42                   | 4.95                      | 5.64                       | 6.23                       |             |
|                 |                                       | HSI, PLL OFF <sup>(2)</sup> , all peripherals enabled,                  | 16                         | 2.7                       | 3.09                   | 3.75                      | 4.49                       | 4.97                       | 1           |
|                 |                                       | peripherals enabled,<br>Flash ON                                        | 1                          | 8.0                       | 0.93                   | 1.52                      | 2.18                       | 2.41                       |             |
|                 |                                       | Tidell ON                                                               | 100                        | 2.9                       | 3.51                   | 4.14                      | 4.90                       | 5.59                       |             |
|                 |                                       | All peripherals disabled,                                               | 84                         | 2.4                       | 2.83                   | 3.46                      | 4.16                       | 4.74                       |             |
|                 |                                       | External clock,                                                         | 64                         | 1.7                       | 2.08                   | 2.59                      | 3.18                       | 3.63                       |             |
|                 |                                       | PLL ON <sup>(2)</sup> ,                                                 | 50                         | 1.4                       | 1.77                   | 2.23                      | 2.84                       | 3.24                       | 1           |
|                 |                                       | Flash deep power down                                                   | 25                         | 1.0                       | 1.37                   | 1.88                      | 2.50                       | 2.85                       | 1           |
|                 |                                       |                                                                         | 20                         | 1.3                       | 1.37                   | 1.88                      | 2.50                       | 2.85                       |             |
|                 |                                       | All peripherals disabled,                                               | 16                         | 0.5                       | 0.63                   | 1.23                      | 1.91                       | 2.18                       |             |
|                 | Supply current                        | HSI, PLL OFF <sup>(2)</sup> ,<br>Flash deep power down                  | 1                          | 0.4                       | 0.52                   | 1.13                      | 1.81                       | 2.07                       | m ^         |
| I <sub>DD</sub> | in Sleep mode                         | aa aaap pana. aa                                                        | 100                        | 3.3                       | 3.22                   | 3.98                      | 4.90                       | 5.59                       | - mA        |
|                 |                                       |                                                                         | 84                         | 2.8                       | 2.62                   | 3.30                      | 4.16                       | 4.74                       |             |
|                 |                                       | All peripherals disabled,                                               | 64                         | 2.1                       | 1.89                   | 2.50                      | 3.18                       | 3.63                       |             |
|                 |                                       | External clock, PLL ON <sup>(2)</sup> , Flash ON                        | 50                         | 1.7                       | 1.58                   | 2.16                      | 2.84                       | 3.24                       | 1           |
|                 |                                       |                                                                         | 25                         | 1.2                       | 1.28                   | 1.82                      | 2.50                       | 2.85                       | -<br>-<br>- |
|                 |                                       |                                                                         | 20                         | 1.3                       | 1.28                   | 1.82                      | 2.50                       | 2.85                       |             |
|                 | Н                                     | All peripherals disabled,<br>HSI, PLL OFF <sup>(2)</sup> , Flash<br>ON  | 16                         | 8.0                       | 0.88                   | 1.36                      | 1.91                       | 2.18                       |             |
|                 |                                       |                                                                         | 1                          | 0.7                       | 0.77                   | 1.26                      | 1.81                       | 2.07                       | ]           |

<sup>1.</sup> Based on characterization, not tested in production unless otherwise specified.

<sup>2.</sup> Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register).



Table 31. Typical and maximum current consumptions in Stop mode -  $V_{DD}$  = 1.7 V

|                      |                                             |                                       | Typ <sup>(1)</sup>     |                        | Max <sup>(1)</sup>     |                            |                            |      |
|----------------------|---------------------------------------------|---------------------------------------|------------------------|------------------------|------------------------|----------------------------|----------------------------|------|
| Symbol               | Conditions                                  | Parameter                             | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | Unit |
| oscillators O        | Flash in Stop mode, all                     | Main regulator usage                  | 121.1                  | 168.0                  | 648.7                  | 1213.0                     | 2970.0                     |      |
|                      | oscillators OFF, no<br>independent watchdog | Low power regulator usage             | 50.8                   | 74.8                   | 651.3                  | 1328.0                     | 2730.0                     |      |
| I <sub>DD STOP</sub> | Flash in Deep power                         | Main regulator usage                  | 79.1                   | 122.0                  | 609.1                  | 1181.0                     | 2540.0                     | μΑ   |
| do<br>os             | down mode, all                              | Low power regulator usage             | 22.4                   | 74.7                   | 631.9                  | 1286.0                     | 2680.0                     |      |
|                      | oscillators OFF, no independent watchdog    | Low power low voltage regulator usage | 18.5                   | 40.0                   | 548.3                  | 1145.0                     | 2480.0                     |      |

<sup>1.</sup> Based on characterization, not tested in production.

Table 32. Typical and maximum current consumption in Stop mode -  $V_{DD}$ =3.6 V

|                      |                                             |                                       | Тур                    |                        | N                      | lax <sup>(1)</sup>         |                         |      |
|----------------------|---------------------------------------------|---------------------------------------|------------------------|------------------------|------------------------|----------------------------|-------------------------|------|
| Symbol               | Conditions                                  | Parameter                             | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> = 125 °C | Unit |
|                      |                                             | Main regulator usage                  | 124.0                  | 179.0 <sup>(2)</sup>   | 907.2                  | 1762.0                     | 3000.0 <sup>(2)</sup>   |      |
|                      | oscillators OFF, no<br>independent watchdog | Low power regulator usage             | 52.8                   | 75.0 <sup>(2)</sup>    | 757.6                  | 1559.0                     | 2750.0                  |      |
| I <sub>DD STOP</sub> | Flash in Deep power                         | Main regulator usage                  | 87.6                   | 123.0                  | 698.5                  | 1374.0                     | 2550.0                  | μΑ   |
|                      | down mode, all                              | Low power regulator usage             | 26.2                   | 74.7                   | 737.2                  | 1515.0                     | 2700.0                  |      |
|                      |                                             | Low power low voltage regulator usage | 20.1                   | 40.0 <sup>(2)</sup>    | 619.1                  | 1299.0                     | 2500.0 <sup>(2)</sup>   |      |

<sup>1.</sup> Based on characterization, not tested in production.

Table 33. Typical and maximum current consumption in Standby mode -  $V_{DD}$ = 1.7 V

| Symbol               |                                                         |                                                          | Typ <sup>(1)</sup>     |                        | N                      | lax <sup>(2)</sup>         |                            |      |
|----------------------|---------------------------------------------------------|----------------------------------------------------------|------------------------|------------------------|------------------------|----------------------------|----------------------------|------|
|                      | Parameter                                               | Conditions                                               | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | Unit |
|                      | Low-speed oscillator (LSE in low drive mode) and RTC ON | 1.8                                                      | 3.7                    | 12.9                   | 23.7                   | 50.7                       |                            |      |
| I <sub>DD_STBY</sub> | Standby mode                                            | Low-speed oscillator (LSE in high drive mode) and RTC ON | 2.6                    | 4.5                    | 13.7                   | 24.5                       | 51.6                       | μΑ   |
|                      |                                                         | RTC and LSE OFF                                          | 1.1                    | 3.0                    | 12.2                   | 23                         | 50.0                       |      |

<sup>1.</sup> When the PDR is OFF (internal reset is OFF), the typical current consumption is reduced by 1.2  $\mu$ A.

<sup>2.</sup> Tested in production.

<sup>2.</sup> Based on characterization, not tested in production unless otherwise specified.

Table 34. Typical and maximum current consumption in Standby mode -  $V_{DD}$ = 3.6 V

| Symbol               |              |                                                          | Typ <sup>(1)</sup>     |                        | N                      | lax <sup>(2)</sup>         |                            |      |
|----------------------|--------------|----------------------------------------------------------|------------------------|------------------------|------------------------|----------------------------|----------------------------|------|
|                      | Parameter    | Conditions                                               | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | Unit |
|                      |              | Low-speed oscillator (LSE in low drive mode) and RTC ON  | 3.7                    | 5.4                    | 17.2                   | 31.2                       | 62.3                       |      |
| I <sub>DD_STBY</sub> | Standby mode | Low-speed oscillator (LSE in high drive mode) and RTC ON | 4.5                    | 6.2                    | 18.0                   | 32.0                       | 63.2                       | μΑ   |
|                      |              | RTC and LSE OFF                                          | 2.6                    | 4.0                    | 16.0                   | 30.0                       | 61.0 <sup>(3)</sup>        |      |

- 1. When the PDR is OFF (internal reset is OFF), the typical current consumption is reduced by 1.2  $\mu$ A.
- 2. Guaranteed by characterization, not tested in production unless otherwise specified.
- 3. Tested in production.

Table 35. Typical and maximum current consumptions in  $V_{\text{BAT}}$  mode

|                                       |           |                                                          |                             |                             |                          |                          | 771                       | (2)                        |                            |           |
|---------------------------------------|-----------|----------------------------------------------------------|-----------------------------|-----------------------------|--------------------------|--------------------------|---------------------------|----------------------------|----------------------------|-----------|
|                                       |           |                                                          |                             | T                           | ур                       |                          |                           | Max <sup>(2)</sup>         |                            |           |
| Symbol                                | Parameter | Conditions <sup>(1)</sup>                                | T <sub>A</sub> = 25 °C      |                             |                          |                          | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | D Unit μΑ |
|                                       |           |                                                          | V <sub>BAT</sub> =<br>1.7 V | V <sub>BAT</sub> =<br>2.4 V | V <sub>BAT</sub> = 3.3 V | V <sub>BAT</sub> = 3.6 V | V <sub>BAT</sub> = 3.6 V  |                            |                            |           |
| Backup<br>domain<br>supply<br>current | Backup    | Low-speed oscillator (LSE in low-drive mode) and RTC ON  | 0.74                        | 0.87                        | 1.04                     | 1.11                     | 3.0                       | 5.0                        | 10.0                       |           |
|                                       | supply    | Low-speed oscillator (LSE in high-drive mode) and RTC ON | 1.52                        | 1.70                        | 1.97                     | 2.09                     | 3.8                       | 5.8                        | 11.6                       | μΑ        |
|                                       |           | RTC and LSE OFF                                          | 0.04                        | 0.04                        | 0.05                     | 0.05                     | 2.0                       | 4.0                        | 8.0                        |           |

- 1. Crystal used: Abracon ABS07-120-32.768 kHz-T with a  $\rm C_L$  of 6 pF for typical values.
- 2. Guaranteed by characterization, not tested in production.

Figure 24. Typical  $V_{BAT}$  current consumption (LSE and RTC ON/LSE oscillator "low power" mode selection)



Figure 25. Typical V<sub>BAT</sub> current consumption (LSE and RTC ON/LSE oscillator "high drive" mode selection)



#### I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

#### I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 57: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

#### Caution:

Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

#### I/O dynamic current consumption

In addition to the internal peripheral current consumption (see *Table 37: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$I_{SW} = V_{DD} \times f_{SW} \times C$$

where

 $I_{SW}$  is the current sunk by a switching I/O to charge/discharge the capacitive load  $V_{DD}$  is the MCU supply voltage

f<sub>SW</sub> is the I/O switching frequency

C is the total capacitance seen by the I/O pin:  $C = C_{INT} + C_{EXT}$ 

The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.

Table 36. Switching output I/O current consumption

| Symbol | Parameter     | Conditions <sup>(1)</sup>                                                                | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур   | Unit |
|--------|---------------|------------------------------------------------------------------------------------------|----------------------------------------------|-------|------|
|        |               |                                                                                          | 2 MHz                                        | 0.05  |      |
|        |               |                                                                                          | 8 MHz                                        | 0.15  |      |
|        |               | V <sub>DD</sub> = 3.3 V<br>C = C <sub>INT</sub> 25 MHz<br>50 MHz                         | 25 MHz                                       | 0.45  |      |
|        |               |                                                                                          | 1 50 1/107 1                                 | 0.85  |      |
|        |               | O - OINT                                                                                 | 60 MHz                                       | 1.00  |      |
|        |               |                                                                                          | 84 MHz                                       | 1.40  |      |
|        |               |                                                                                          | 90 MHz                                       | 1.67  |      |
|        |               |                                                                                          | 2 MHz                                        | 0.10  |      |
|        |               |                                                                                          | 8 MHz                                        | 0.35  |      |
|        |               | V <sub>DD</sub> = 3.3 V                                                                  | 25 MHz                                       | 1.05  |      |
|        |               | C <sub>EXT</sub> = 0 pF                                                                  | 50 MHz                                       | 2.20  | mA   |
|        |               | $C = C_{INT} + C_{EXT} + C_{S}$                                                          | 60 MHz                                       | 2.40  |      |
|        |               |                                                                                          | 84 MHz                                       | 3.55  |      |
|        |               |                                                                                          | 90 MHz                                       | 4.23  |      |
| IDDIO  | I/O switching |                                                                                          | 2 MHz                                        | 0.20  |      |
| IDDIO  | current       |                                                                                          | 8 MHz                                        | 0.65  |      |
|        |               | V <sub>DD</sub> = 3.3 V                                                                  | 25 MHz                                       | 1.85  |      |
|        |               | C <sub>EXT</sub> =10 pF                                                                  | 50 MHz                                       | 2.45  |      |
|        |               | $C = C_{INT} + C_{EXT} + C_{S}$                                                          | 60 MHz                                       | 4.70  |      |
|        |               |                                                                                          | 84 MHz                                       | 8.80  |      |
|        |               |                                                                                          | 90 MHz                                       | 10.47 |      |
|        |               |                                                                                          | 2 MHz                                        | 0.25  |      |
|        |               | V <sub>DD</sub> = 3.3 V                                                                  | 8 MHz                                        | 1.00  |      |
|        |               | C <sub>EXT</sub> = 22 pF                                                                 | 25 MHz                                       | 3.45  |      |
|        |               | $C = C_{INT} + C_{EXT} + C_{S}$                                                          | 50 MHz                                       | 7.15  |      |
|        |               |                                                                                          | 60 MHz                                       | 11.55 |      |
|        |               |                                                                                          | 2 MHz                                        | 0.32  |      |
|        |               | V <sub>DD</sub> = 3.3 V<br>C <sub>EXT</sub> = 33 pF                                      | 8 MHz                                        | 1.27  |      |
|        |               | $C_{\text{EXT}} = 35 \text{ pr}$<br>$C = C_{\text{INT}} + C_{\text{EXT}} + C_{\text{S}}$ | 25 MHz                                       | 3.88  |      |
|        |               | IIVI EXI -3                                                                              | 50 MHz                                       | 12.34 |      |

<sup>1.</sup> CS is the PCB board capacitance including the pad pin. CS = 7 pF (estimated value).

#### On-chip peripheral current consumption

The MCU is placed under the following conditions:

- At startup, all I/O pins are in analog input configuration.
- All peripherals are disabled unless otherwise mentioned.
- The ART accelerator is ON.
- Voltage Scale 2 mode selected, internal digital voltage V12 = 1.26 V.
- HCLK is the system clock at 100 MHz. f<sub>PCLK1</sub> = f<sub>HCLK</sub>/2, and f<sub>PCLK2</sub> = f<sub>HCLK</sub>.
   The given value is calculated by measuring the difference of current consumption
  - with all peripherals clocked off,
  - with only one peripheral clocked on,
  - scale 1 with f<sub>HCLK</sub> = 100 MHz,
  - scale 2 with f<sub>HCLK</sub> = 84 MHz,
  - scale 3 with f<sub>HCLK</sub> = 64 MHz.
- Ambient operating temperature is 25 °C and V<sub>DD</sub>=3.3 V.

Table 37. Peripheral current consumption

| Periphera | اد                  |            | I <sub>DD</sub> (Typ) |            | Unit   |
|-----------|---------------------|------------|-----------------------|------------|--------|
| renphen   | 21                  | Scale 1    | Scale 2               | Scale 3    | Oilit  |
|           | GPIOA               | 1.84       | 1.75                  | 1.55       |        |
|           | GPIOB               | 1.90       | 1.80                  | 1.61       |        |
|           | GPIOC               | 1.77       | 1.67                  | 1.50       |        |
|           | GPIOD               | 1.67       | 1.58                  | 1.42       |        |
|           | GPIOE               | 1.75       | 1.67                  | 1.48       |        |
| AHB1      | GPIOF               | 1.65       | 1.56                  | 1.39       |        |
|           | GPIOG               | 1.65       | 1.56                  | 1.39       |        |
|           | GPIOH               | 0.62       | 0.57                  | 0.53       | μΑ/MHz |
|           | CRC                 | 0.26       | 0.25                  | 0.22       |        |
|           | DMA1 <sup>(1)</sup> | 1,71N+2,98 | 1,62N+2,87            | 1,45N+2,58 |        |
|           | DMA2 <sup>(1)</sup> | 1,78N+2,62 | 1,70N+2.53            | 1,52N+2.26 |        |
| AHB2      | RNG                 | 0.77       | 0.74                  | 0.66       |        |
| AIIDZ     | USB_OTG_FS          | 19.68      | 18.73                 | 16.78      |        |
| AHB3      | FSMC                | 5.36       | 5.11                  | 4.56       |        |
| ALIDS     | QSPI                | 9.99       | 9.51                  | 8.53       |        |

Table 37. Peripheral current consumption (continued)

| Peripho | oral            |         | I <sub>DD</sub> (Typ) |         | Unit                  |
|---------|-----------------|---------|-----------------------|---------|-----------------------|
| renpin  | erai -          | Scale 1 | Scale 2               | Scale 3 |                       |
|         | AHB-APB1 bridge | 1.10    | 1.00                  | 0.94    |                       |
|         | TIM2            | 13.62   | 12.95                 | 11.59   | - Unit                |
|         | TIM3            | 10.56   | 10.05                 | 8.97    |                       |
|         | TIM4            | 10.72   | 10.21                 | 9.12    |                       |
|         | TIM5            | 13.46   | 12.83                 | 11.47   |                       |
|         | TIM6            | 2.92    | 2.79                  | 2.47    |                       |
|         | TIM7            | 2.72    | 2.60                  | 2.31    |                       |
|         | TIM12           | 6.22    | 5.93                  | 5.28    | -<br>-<br>-<br>μΑ/ΜΗz |
|         | TIM13           | 4.70    | 4.48                  | 3.97    |                       |
|         | TIM14           | 4.60    | 4.38                  | 3.91    |                       |
| APB1    | WWDG            | 1.76    | 1.67                  | 1.47    |                       |
| APBI    | SPI2/I2S2       | 4.04    | 3.83                  | 3.41    | μΑ/ΙνίπΖ              |
|         | SPI3/I2S3       | 4.26    | 4.05                  | 3.62    |                       |
|         | USART2          | 4.42    | 4.19                  | 3.75    |                       |
|         | USART3          | 4.44    | 4.21                  | 3.75    |                       |
|         | I2C1            | 4.32    | 4.10                  | 3.66    |                       |
|         | I2C2            | 4.36    | 4.17                  | 3.69    |                       |
|         | I2C3            | 4.36    | 4.14                  | 3.69    |                       |
|         | I2CFMP1         | 5.96    | 5.69                  | 5.06    |                       |
|         | CAN1            | 6.18    | 5.90                  | 5.25    |                       |
|         | CAN2            | 5.86    | 5.52                  | 4.97    |                       |
|         | PWR             | 1.82    | 1.69                  | 1.56    |                       |

Table 37. Peripheral current consumption (continued)

| Peripher | ol.             |         | I <sub>DD</sub> (Typ) |         | Unit          |
|----------|-----------------|---------|-----------------------|---------|---------------|
| rempher  | aı              | Scale 1 | Scale 2               | Scale 3 | Oilit         |
|          | AHB-APB2 bridge | 0.09    | 0.07                  | 0.08    |               |
|          | TIM1            | 6.83    | 6.46                  | 5.81    |               |
|          | TIM8            | 6.63    | 6.29                  | 5.63    |               |
|          | USART1          | 3.31    | 3.11                  | 2.80    |               |
|          | USART6          | 3.21    | 3.02                  | 2.73    |               |
|          | ADC1            | 3.51    | 3.31                  | 2.98    | - Unit        |
|          | SDIO            | 3.74    | 3.51                  | 3.17    |               |
| APB2     | SPI1            | 1.47    | 1.36                  | 1.23    | \ /\ /\ /\ /\ |
|          | SPI4            | 1.56    | 1.45                  | 1.31    | -             |
|          | SYSCFG          | 0.54    | 0.49                  | 0.45    |               |
|          | TIM9            | 3.09    | 2.92                  | 2.63    |               |
|          | TIM10           | 1.91    | 1.79                  | 1.61    | μΑ/MHz        |
|          | TIM11           | 1.93    | 1.81                  | 1.64    |               |
|          | SPI5            | 1.54    | 1.44                  | 1.30    |               |
|          | DFSDM1          | 4.25    | 4.02                  | 3.61    |               |
| Bus Matr | ix              | 3.23    | 3.06                  | 2.73    | ]             |

<sup>1.</sup> N is the number of stream enable (1...8).

#### 6.3.7 Wakeup time from low-power modes

The wakeup times given in Table 38 are measured starting from the wakeup event trigger up to the first instruction executed by the CPU:

- For Stop or Sleep modes: the wakeup event is WFE.
- WKUP (PA0/PC0/PC1) pins are used to wakeup from Standby, Stop and Sleep modes.



Figure 26. Low-power mode wakeup

All timings are derived from tests performed under ambient temperature and  $V_{DD}$ =3.3 V.

Table 38. Low-power mode wakeup timings<sup>(1)</sup>

| Symbol               | Parameter                                                  | Conditions                                                                                                                         | Min <sup>(1)</sup> | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit          |
|----------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|---------------|
| t <sub>WUSLEEP</sub> | - Wakeup from Sleep mode                                   | -                                                                                                                                  | -                  | 4                  | 6                  | clk<br>cycles |
| twusleepfdsm         | wakeup nom Sieep mode                                      | Flash memory in Deep power down mode                                                                                               | -                  | -                  | 50.0               | μs            |
| t <sub>wustop</sub>  |                                                            | Main regulator                                                                                                                     | -                  | 12.9               | 15.0               |               |
|                      | Wakeup from STOP mode                                      | Main regulator, flash<br>memory in Deep power<br>down mode                                                                         | -                  | 104.9              | 120.0              |               |
|                      | Code execution on flash memory                             | Wakeup from Stop mode,<br>regulator in low power<br>mode <sup>(2)</sup>                                                            | -                  | - 20.8 28.0        |                    |               |
|                      |                                                            | Regulator in low power mode, flash memory in Deep power down mode <sup>(2)</sup>                                                   | -                  | 112.9              | 130.0              |               |
|                      |                                                            | Main regulator with flash<br>memory in Stop mode or<br>Deep power down                                                             | -                  | 4.9                | 7.0                | μs            |
| twustop              | Wakeup from STOP mode code execution on RAM <sup>(3)</sup> | Wakeup from Stop mode,<br>regulator in low power mode<br>and the flash memory in<br>Stop mode or Deep power<br>down <sup>(2)</sup> | -                  | 12.8               | 20.0               |               |
| t <sub>WUSTDBY</sub> | Wakeup from Standby mode                                   | -                                                                                                                                  | -                  | 316.8              | 400.0              |               |
|                      |                                                            | From Flash_Stop mode                                                                                                               | -                  |                    | 11.0               |               |
| <sup>t</sup> wuflash | Wakeup of flash memory                                     | From Flash Deep power down mode                                                                                                    | -                  |                    | 50.0               |               |

<sup>1.</sup> Guaranteed by characterization, not tested in production.

The specification is valid for wakeup from regulator in low power mode or low power low voltage mode, since the timing difference is negligible.

<sup>3.</sup> For the faster wakeup time for code execution on RAM, the flash memory must be in STOP or DeepPower Down mode (see reference manual RM0402).

#### 6.3.8 External clock source characteristics

## High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the *Table 57*. However, the recommended clock input waveform is shown in *Figure 27*.

The characteristics given in *Table 39* result from tests performed using an high-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 16*.

Table 39. High-speed external user clock characteristics

| Symbol                                                                | Parameter                                           | Conditions                       | Min                | Тур | Max                | Unit |
|-----------------------------------------------------------------------|-----------------------------------------------------|----------------------------------|--------------------|-----|--------------------|------|
| f <sub>HSE_ext</sub>                                                  | External user clock source frequency <sup>(1)</sup> |                                  | 1                  | -   | 50                 | MHz  |
| V <sub>HSEH</sub>                                                     | OSC_IN input pin high level voltage                 |                                  | 0.7V <sub>DD</sub> | -   | V <sub>DD</sub>    | V    |
| V <sub>HSEL</sub>                                                     | OSC_IN input pin low level voltage                  |                                  | V <sub>SS</sub>    | ı   | 0.3V <sub>DD</sub> | V    |
| $\begin{array}{c} t_{\text{w(HSE)}} \\ t_{\text{w(HSE)}} \end{array}$ | OSC_IN high or low time <sup>(1)</sup>              |                                  | 5                  | ı   | -                  | ns   |
| $t_{r(HSE)} \ t_{f(HSE)}$                                             | OSC_IN rise or fall time <sup>(1)</sup>             |                                  | -                  | ı   | 10                 | 113  |
| C <sub>in(HSE)</sub>                                                  | OSC_IN input capacitance <sup>(1)</sup>             |                                  | -                  | 5   | -                  | pF   |
| DuCy <sub>(HSE)</sub>                                                 | Duty cycle                                          |                                  | 45                 |     | 55                 | %    |
| ΙL                                                                    | OSC_IN Input leakage current                        | $V_{SS} \leq V_{IN} \leq V_{DD}$ | -                  | -   | ±1                 | μA   |

<sup>1.</sup> Guaranteed by design, not tested in production.

#### Low-speed external user clock generated from an external source

In bypass mode the LSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the *Table 57*. However, the recommended clock input waveform is shown in *Figure 28*.

The characteristics given in *Table 40* result from tests performed using an low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 16*.

**Symbol Parameter Conditions** Min Max Unit Тур User External clock source 32.768 1000 kHz f<sub>LSE ext</sub> frequency<sup>(1)</sup> OSC32 IN input pin high level  $V_{LSEH}$  $0.7V_{DD}$  $V_{DD}$ voltage OSC32\_IN input pin low level voltage  $V_{SS}$  $0.3V_{DD}$  $V_{LSEL}$ t<sub>w(LSE)</sub> OSC32 IN high or low time<sup>(1)</sup> 450 t<sub>f(LSE)</sub> ns t<sub>r(LSE)</sub> OSC32 IN rise or fall time(1) 50 t<sub>f(LSE)</sub> рF OSC32 IN input capacitance<sup>(1)</sup> 5 C<sub>in(LSE)</sub>  $DuCy_{(LSE)}$ Duty cycle 30 \_ 70 % OSC32\_IN Input leakage current μΑ  $V_{SS} \le V_{IN} \le V_{DD}$ ±1 l<sub>l</sub>

Table 40. Low-speed external user clock characteristics

<sup>1.</sup> Guaranteed by design, not tested in production.



Figure 27. High-speed external clock source AC timing diagram



Figure 28. Low-speed external clock source AC timing diagram

#### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 26 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 41*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                            | Parameter                               | Conditions                                                              | Min  | Тур | Max | Unit |
|-----------------------------------|-----------------------------------------|-------------------------------------------------------------------------|------|-----|-----|------|
| f <sub>OSC_IN</sub>               | Oscillator frequency                    |                                                                         | 4    | -   | 26  | MHz  |
| R <sub>F</sub>                    | Feedback resistor                       |                                                                         | -    | 200 | -   | kΩ   |
| l                                 | HSE current consumption                 | $V_{DD}$ =3.3 V,<br>ESR= 30 $\Omega$ ,<br>$C_L$ =5 pF at 25 MHz         | -    | 450 | -   | μA   |
| I <sub>DD</sub>                   | TIGE current consumption                | $V_{DD}$ =3.3 V,<br>ESR= 30 $\Omega$<br>C <sub>L</sub> =10 pF at 25 MHz | -    | 530 | -   | μΛ   |
| ACC <sub>HSE</sub> <sup>(2)</sup> | HSE accuracy                            | -                                                                       | -500 | -   | 500 | ppm  |
| G <sub>m_crit_max</sub>           | Maximum critical crystal g <sub>m</sub> | Startup                                                                 | 1    | -   | 1   | mA/V |
| t <sub>SU(HSE)</sub> (3)          | Startup time                            | V <sub>DD</sub> is stabilized                                           | -    | 2   | -   | ms   |

Table 41. HSE 4-26 MHz oscillator characteristics<sup>(1)</sup>

<sup>1.</sup> Guaranteed by design, not tested in production.

<sup>2.</sup> This parameter depends on the crystal used in the application. The minimum and maximum values must be respected to comply with USB standard specifications.

t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 29*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ .

Note:

For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.



Figure 29. Typical application with an 8 MHz crystal

1. R<sub>EXT</sub> value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 42*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

The LSE high-power mode allows to cover a wider range of possible crystals but with a cost of higher power consumption.

| Symbol                              | Parameter                                  | Conditions                    | Min  | Тур  | Max  | Unit      |
|-------------------------------------|--------------------------------------------|-------------------------------|------|------|------|-----------|
| R <sub>F</sub>                      | Feedback resistor                          | -                             | -    | 18.4 | -    | $M\Omega$ |
| I <sub>DD</sub>                     | LSE current consumption                    | Low-power mode (default)      | -    | -    | 1    | μA        |
|                                     |                                            | High-drive mode               | -    | -    | 3    |           |
| ACC <sub>LSE</sub> <sup>(2)</sup>   | LSE accuracy                               | -                             | -500 | -    | 500  | ppm       |
| G <sub>m</sub> crit max             | Maximum critical crystal g <sub>m</sub>    | Startup, low-power mode       | -    | -    | 0.56 | μΑ/V      |
| G <sub>m_</sub> GIIL_IIIaX          | i waxiindin chiical crystal g <sub>m</sub> | Startup, high-drive mode      | -    | -    | 1.50 | μΑνν      |
| t <sub>SU(LSE)</sub> <sup>(3)</sup> | startup time                               | V <sub>DD</sub> is stabilized | -    | 2    | -    | S         |

Table 42. LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ ) (1)

<sup>1.</sup> Guaranteed by design, not tested in production.



DS11139 Rev 9 109/202

- 2. This parameter depends on the crystal used in the application. Refer to the application note AN2867.
- 3. t<sub>SU/LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is guaranteed by characterization and not tested in production. It is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.

For information about the LSE high-power mode, refer to the reference manual RM0402.

Resonator with integrated capacitors

OSC32\_IN

Bias controlled gain

OSC32\_OUT

STM32F

ai17531a

Figure 30. Typical application with a 32.768 kHz crystal

#### 6.3.9 Internal clock source characteristics

The parameters given in *Table 43* and *Table 44* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*.

### High-speed internal (HSI) RC oscillator

**Symbol Conditions** Min Max Unit **Parameter** Тур 16 MHz  $f_{HSI}$ Frequency HSI user trimming step<sup>(2)</sup> 1 %  $T_{\Delta}$  = -40 to 125 °C<sup>(3)</sup> -8 5.5 % Accuracy of the HSI  $ACC_{HSI}$  $T_{\Delta} = -40 \text{ to } 105 \, ^{\circ}\text{C}^{(3)}$ -8 4.5 % oscillator Factory-calibrated  $T_A = -10 \text{ to } 85 \, ^{\circ}\text{C}^{(3)}$ -4 4 %  $T_A = 25 \, {}^{\circ}C^{(4)}$ -1 % 1  $t_{\text{su(HSI)}}^{\phantom{\text{(2)}}}$ HSI oscillator startup time 2.2 4 μs HSI oscillator power  $I_{DD(HSI)}^{\phantom{DD(HSI)}(2)}$ 60 80 μΑ consumption

Table 43. HSI oscillator characteristics (1)

- 1.  $V_{DD}$  = 3.3 V,  $T_A$  = -40 to 125 °C unless otherwise specified.
- 2. Guaranteed by design, not tested in production
- 3. Based on characterization, not tested in production
- 4. Factory calibrated, parts not soldered.



Figure 31. ACC<sub>HSI</sub> versus temperature

1. Guaranteed by characterization, not tested in production.

# Low-speed internal (LSI) RC oscillator

Table 44. LSI oscillator characteristics (1)

| Symbol                              | Parameter                        | Min | Тур | Max | Unit |
|-------------------------------------|----------------------------------|-----|-----|-----|------|
| f <sub>LSI</sub> <sup>(2)</sup>     | Frequency                        | 17  | 32  | 47  | kHz  |
| t <sub>su(LSI)</sub> (3)            | LSI oscillator startup time      | -   | 15  | 40  | μs   |
| I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | -   | 0.4 | 0.6 | μA   |

- 1.  $V_{DD}$  = 3 V,  $T_A$  = -40 to 125 °C unless otherwise specified.
- 2. Guaranteed by characterization, not tested in production.
- 3. Guaranteed by design, not tested in production.

Figure 32. ACC<sub>LSI</sub> versus temperature



### 6.3.10 PLL characteristics

The parameters given in *Table 45* and *Table 46* are derived from tests performed under temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*.

**Table 45. Main PLL characteristics** 

| Symbol                               | Parameter                          | Conditions                               |                    | Min                 | Тур  | Max          | Unit |
|--------------------------------------|------------------------------------|------------------------------------------|--------------------|---------------------|------|--------------|------|
| f <sub>PLL_IN</sub>                  | PLL input clock <sup>(1)</sup>     | -                                        |                    | 0.95 <sup>(2)</sup> | 1    | 2.10         | MHz  |
| f <sub>PLL_OUT</sub>                 | PLL multiplier output clock        | -                                        |                    | 24                  | -    | 100          | MHz  |
| f <sub>PLL48_OUT</sub>               | 48 MHz PLL multiplier output clock | -                                        |                    | -                   | 48   | 75           | MHz  |
| f <sub>VCO_OUT</sub>                 | PLL VCO output                     | -                                        |                    | 100                 | -    | 432          | MHz  |
| +                                    | PLL lock time                      | VCO freq = 100 N                         | ЛНz                | 75                  | -    | 200          | 0    |
| t <sub>LOCK</sub>                    |                                    | VCO freq = 432 N                         | ЛНz                | 100                 | -    | 300          | μs   |
|                                      | Cycle-to-cycle jitter              |                                          | RMS                | -                   | 25   | -            |      |
|                                      |                                    | System clock                             | peak<br>to<br>peak | -                   | ±150 | -            |      |
| Jitter <sup>(3)</sup>                | Period Jitter                      | 100 MHz                                  | RMS                | -                   | 15   | -            | ps   |
|                                      |                                    |                                          | peak<br>to<br>peak | -                   | ±200 | -            | , po |
|                                      | Bit Time CAN jitter                | Cycle to cycle at 1 MHz on 1000 samples. |                    | -                   | 330  | -            |      |
| I <sub>DD(PLL)</sub> <sup>(4)</sup>  | PLL power consumption on VDD       | VCO freq = 100 MHz<br>VCO freq = 432 MHz |                    | 0.15<br>0.45        | -    | 0.40<br>0.75 |      |
| I <sub>DDA(PLL)</sub> <sup>(4)</sup> | PLL power consumption on VDDA      | VCO freq = 100 N<br>VCO freq = 432 N     |                    | 0.30<br>0.55        | -    | 0.40<br>0.85 | - mA |

Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between PLL and PLLI2S.

<sup>2.</sup> Guaranteed by design, not tested in production.

<sup>3.</sup> The use of two PLLs in parallel could degraded the Jitter up to +30%.

<sup>4.</sup> Guaranteed by characterization, not tested in production.

Table 46. PLLI2S (audio PLL) characteristics

| Symbol                                 | Parameter                                    | Conditions                                                     |                    | Min                 | Тур  | Max          | Unit |
|----------------------------------------|----------------------------------------------|----------------------------------------------------------------|--------------------|---------------------|------|--------------|------|
| f <sub>PLLI2S_IN</sub>                 | PLLI2S input clock <sup>(1)</sup>            | -                                                              |                    | 0.95 <sup>(2)</sup> | 1    | 2.10         |      |
| f <sub>PLLI2S_OUT</sub>                | PLLI2S multiplier output clock               | -                                                              |                    | -                   | -    | 216          | MHz  |
| f <sub>VCO_OUT</sub>                   | PLLI2S VCO output                            | -                                                              |                    | 100                 | -    | 432          |      |
| +                                      | PLLI2S lock time                             | VCO freq = 100 MHz                                             | <u> </u>           | 75                  | -    | 200          |      |
| t <sub>LOCK</sub>                      | PLLI25 lock time                             | VCO freq = 432 MHz                                             | <u> </u>           | 100                 | -    | 300          | μs   |
|                                        |                                              | Cycle to cycle at                                              | RMS                | -                   | 90   | -            |      |
|                                        | Master I2S clock jitter                      | 12.288 MHz on<br>48 kHz period,<br>N=432, R=5                  | peak<br>to<br>peak | -                   | ±280 | -            |      |
| Jitter <sup>(3)</sup>                  | Waster 120 Glock Jitter                      | Average frequency of 12.288 MHz N = 432, R = 5 on 1000 samples | f                  | -                   | 90   | -            | ps   |
|                                        | WS I2S clock jitter                          | Cycle to cycle at 48 KHz on 1000 samples                       |                    | -                   | 400  | -            |      |
| I <sub>DD(PLLI2S)</sub> <sup>(4)</sup> | PLLI2S power consumption on V <sub>DD</sub>  | VCO freq = 100 MHz<br>VCO freq = 432 MHz                       |                    | 0.15<br>0.45        | -    | 0.40<br>0.75 | - mA |
| I <sub>DDA(PLLI2S)</sub> (4)           | PLLI2S power consumption on V <sub>DDA</sub> | VCO freq = 100 MHz<br>VCO freq = 432 MHz                       |                    | 0.30<br>0.55        | -    | 0.40<br>0.85 | IIIA |

<sup>1.</sup> Take care of using the appropriate division factor M to have the specified PLL input clock values.

<sup>2.</sup> Guaranteed by design, not tested in production.

<sup>3.</sup> Value given with main PLL running.

<sup>4.</sup> Guaranteed by characterization, not tested in production.

# 6.3.11 PLL spread spectrum clock generation (SSCG) characteristics

The spread spectrum clock generation (SSCG) feature allows to reduce electromagnetic interferences (see *Table 53: EMI characteristics for LQFP144*). It is available only on the main PLL.

Table 47. SSCG parameter constraints

| Symbol            | Parameter                              | Min  | Тур | Max <sup>(1)</sup> | Unit |
|-------------------|----------------------------------------|------|-----|--------------------|------|
| f <sub>Mod</sub>  | Modulation frequency                   | -    | -   | 10                 | kHz  |
| md                | Peak modulation depth                  | 0.25 | -   | 2                  | %    |
| MODEPER * INCSTEP | (Modulation period) * (Increment Step) | -    | -   | 2 <sup>15</sup> -1 | -    |

<sup>1.</sup> Guaranteed by design, not tested in production.

### **Equation 1**

The frequency modulation period (MODEPER) is given by the equation below:

$$MODEPER = round[f_{PLL \ IN} / \ (4 \times f_{Mod})]$$

 $f_{\mbox{\scriptsize PLL}\mbox{\scriptsize IN}}$  and  $f_{\mbox{\scriptsize Mod}}$  must be expressed in Hz.

As an example:

If  $f_{PLL\_IN}$  = 1 MHz, and  $f_{MOD}$  = 1 kHz, the modulation depth (MODEPER) is given by equation 1:

MODEPER = round[
$$10^6 / (4 \times 10^3)$$
] = 250

## **Equation 2**

Equation 2 allows to calculate the increment step (INCSTEP):

INCSTEP = round[
$$((2^{15} - 1) \times md \times PLLN) / (100 \times 5 \times MODEPER)$$
]

 $f_{VCO\ OUT}$  must be expressed in MHz.

With a modulation depth (md) = ±2 % (4 % peak to peak), and PLLN = 240 (in MHz):

INCSTEP = round[
$$((2^{15}-1)\times 2\times 240)/(100\times 5\times 250)$$
] = 126md(quantitazed)%

An amplitude quantization error may be generated because the linear modulation profile is obtained by taking the quantized values (rounded to the nearest integer) of MODPER and INCSTEP. As a result, the achieved modulation depth is quantized. The percentage quantized modulation depth is given by the following formula:

$$md_{quantized}\% \,=\, (MODEPER \times INCSTEP \times \, 100 \times \, 5) / \,\,\, ((2^{15}-1) \times PLLN)$$

As a result:

$$md_{quantized}\% = (250 \times 126 \times 100 \times 5) / ((2^{15} - 1) \times 240) = 2.002\%$$
(peak)

*Figure 33* and *Figure 34* show the main PLL output clock waveforms in center spread and down spread modes, where:

F0 is  $f_{PLL\_OUT}$  nominal.

 $T_{\text{mode}}$  is the modulation period.

md is the modulation depth.

Figure 33. PLL output clock waveforms in center spread mode



Figure 34. PLL output clock waveforms in down spread mode



# 6.3.12 Memory characteristics

# Flash memory

The characteristics are given at  $T_A$  = -40 to 125  $^{\circ}\text{C}$  unless otherwise specified.

The devices are shipped to customers with the flash memory erased.

Table 48. Flash memory characteristics

| Symbol   | Parameter      | Conditions                                         | Min | Тур | Max | Unit |
|----------|----------------|----------------------------------------------------|-----|-----|-----|------|
|          |                | Write / Erase 8-bit mode, V <sub>DD</sub> = 1.7 V  | -   | 5   | -   |      |
| $I_{DD}$ | Supply current | Write / Erase 16-bit mode, V <sub>DD</sub> = 2.1 V | -   | 8   | -   | mA   |
|          |                | Write / Erase 32-bit mode, $V_{DD}$ = 3.3 V        | -   | 12  | -   |      |

Table 49. Flash memory programming

| Symbol                  | Parameter                  | Conditions                                       | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Unit |
|-------------------------|----------------------------|--------------------------------------------------|--------------------|------|--------------------|------|
| t <sub>prog</sub>       | Word programming time      | Program/erase parallelism<br>(PSIZE) = x 8/16/32 | -                  | 16   | 100 <sup>(2)</sup> | μs   |
|                         |                            | Program/erase parallelism (PSIZE) = x 8          | -                  | 400  | 800                |      |
| t <sub>ERASE16KB</sub>  | Sector (16 KB) erase time  | Program/erase parallelism (PSIZE) = x 16         | -                  | 300  | 600                | ms   |
|                         |                            | Program/erase parallelism (PSIZE) = x 32         | -                  | 250  | 500                |      |
|                         |                            | Program/erase parallelism (PSIZE) = x 8          | -                  | 1200 | 2400               |      |
| t <sub>ERASE64KB</sub>  | Sector (64 KB) erase time  | Program/erase parallelism (PSIZE) = x 16         | -                  | 700  | 1400               | ms   |
|                         |                            | Program/erase parallelism (PSIZE) = x 32         | -                  | 550  | 1100               |      |
|                         |                            | Program/erase parallelism (PSIZE) = x 8          | -                  | 2    | 4                  |      |
| t <sub>ERASE128KB</sub> | Sector (128 KB) erase time | Program/erase parallelism (PSIZE) = x 16         | -                  | 1.3  | 2.6                | S    |
|                         |                            | Program/erase parallelism (PSIZE) = x 32         | -                  | 1    | 2                  |      |
|                         |                            | Program/erase parallelism<br>(PSIZE) = x 8       | -                  | 16   | 32                 |      |
| t <sub>ME</sub>         | Mass erase time            | Program/erase parallelism<br>(PSIZE) = x 16      | -                  | 11   | 22                 | S    |
|                         |                            | Program/erase parallelism (PSIZE) = x 32         | -                  | 8    | 16                 |      |

| Table 49. Flash me | mory programming | (co | ntinue | d) |
|--------------------|------------------|-----|--------|----|
|                    |                  |     |        |    |

| Symbol     | Parameter           | Conditions               | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit |
|------------|---------------------|--------------------------|--------------------|-----|--------------------|------|
|            |                     | 32-bit program operation | 2.7                | -   | 3.6                | V    |
| $V_{prog}$ | Programming voltage | 16-bit program operation | 2.1                | -   | 3.6                | V    |
|            |                     | 8-bit program operation  | 1.7                | -   | 3.6                | V    |

- 1. Guaranteed by characterization, not tested in production.
- 2. The maximum programming time is measured after 100K erase operations.

Table 50. Flash memory programming with V<sub>PP</sub> voltage

| Symbol                  | Parameter                                               | Conditions                   | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit |
|-------------------------|---------------------------------------------------------|------------------------------|--------------------|-----|--------------------|------|
| t <sub>prog</sub>       | Double word programming                                 |                              | -                  | 16  | 100 <sup>(2)</sup> | μs   |
| t <sub>ERASE16KB</sub>  | Sector (16 KB) erase time                               | T <sub>A</sub> = 0 to +40 °C | -                  | 230 | -                  |      |
| t <sub>ERASE64KB</sub>  | Sector (64 KB) erase time                               | V <sub>DD</sub> = 3.3 V      | -                  | 490 | -                  | ms   |
| t <sub>ERASE128KB</sub> | Sector (128 KB) erase time                              | $V_{PP} = 8.5 \text{ V}$     | -                  | 875 | -                  |      |
| t <sub>ME</sub>         | Mass erase time                                         |                              | -                  | 6.9 | -                  | s    |
| V <sub>prog</sub>       | Programming voltage                                     | -                            | 2.7                | -   | 3.6                | V    |
| V <sub>PP</sub>         | V <sub>PP</sub> voltage range                           | -                            | 7                  | -   | 9                  | V    |
| I <sub>PP</sub>         | Minimum current sunk on the V <sub>PP</sub> pin         | _                            |                    | -   | -                  | mA   |
| t <sub>VPP</sub> (3)    | Cumulative time during which V <sub>PP</sub> is applied | -                            | -                  | -   | 1                  | hour |

- 1. Guaranteed by design, not tested in production.
- 2. The maximum programming time is measured after 100K erase operations.
- 3.  $V_{PP}$  should only be connected during programming/erasing.

Table 51. Flash memory endurance and data retention

| Cumbal           | Doromotor      | Conditions                                                                                                                | Value              | Unit    |
|------------------|----------------|---------------------------------------------------------------------------------------------------------------------------|--------------------|---------|
| Symbol           | Parameter      | Conditions                                                                                                                | Min <sup>(1)</sup> | Offic   |
| N <sub>END</sub> | Endurance      | $T_A$ = -40 to +85 °C (temp. range 6)<br>$T_A$ = -40 to +105 °C (temp. range 7)<br>$T_A$ = -40 to +125 °C (temp. range 3) | 10                 | kcycles |
|                  |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C                                                                         | 30                 |         |
|                  | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C                                                                        | 10                 | Years   |
| t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 125 °C                                                                        | 3                  | Tears   |
|                  |                | 10 kcycle <sup>(2)</sup> at T <sub>A</sub> = 55 °C                                                                        | 20                 |         |

- 1. Guaranteed by characterization, not tested in production.
- 2. Cycling performed over the whole temperature range.

#### 6.3.13 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

#### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 53*. They are based on the EMS levels and classes defined in application note AN1709.

| Symbol            | Parameter                                                                                                                                       | Conditions                                                                                        | Level/<br>Class |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                                  | $V_{DD}$ = 3.3 V, LQFP144<br>$T_{A}$ = +25 °C, $f_{HCLK}$ = 100 MHz,<br>conforms to IEC 61000-4-2 | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP144<br>$T_{A}$ = +25 °C, $f_{HCLK}$ = 100 MHz,<br>conforms to IEC 61000-4-4 | 4B              |

Table 52. EMS characteristics for LQFP144 package

When the application is exposed to a noisy environment, it is recommended to avoid pin exposition to disturbances. The pins showing a middle range robustness are: PA0, PA1, PA2, on LQFP144 packages and PDR\_ON on WLCSP49.

As a consequence, it is recommended to add a serial resistor (1  $k\Omega$  maximum) located as close as possible to the MCU to the pins exposed to noise (connected to tracks longer than 50 mm on PCB).

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and pregualification tests in relation with the EMC level requested for his application.

#### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### **Prequalification trials**

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

# **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application, executing EEMBC code, is running. This emission test is compliant with IEC61967-2 standard which specifies the test board and the pin loading.

Table 53. EMI characteristics for LQFP144

| Symbol           | Parameter   | Conditions                                                                                                                                                                      | Monitored frequency band | Max vs.<br>[f <sub>HSE</sub> /f <sub>CPU</sub> ] | Unit |
|------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------------------|------|
|                  |             |                                                                                                                                                                                 |                          | 8/100 MHz                                        |      |
|                  |             | Peak level V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C, LQFP144 package, conforming to IEC 61967-2, EEMBC, ART ON, all peripheral clocks enabled, clock dithering disabled. | 0.1 to 30 MHz            | 20                                               |      |
| S                | Peak level  |                                                                                                                                                                                 | 30 to 130 MHz            | 28                                               | dΒμV |
| S <sub>EMI</sub> | i car ievei |                                                                                                                                                                                 | 130 MHz to 1 GHz         | 21                                               |      |
|                  |             | chabled, clock differing disabled.                                                                                                                                              | EMI Level                | 3.5                                              | -    |

# 6.3.14 Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

### **Electrostatic discharge (ESD)**

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard.

Table 54. ESD absolute maximum ratings

| Symbol                | Ratings                                                  | Conditions                                                                                    | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic<br>discharge voltage<br>(human body model) | T <sub>A</sub> = +25 °C conforming to JESD22-A114                                             | 2     | 2000                            |      |
| V <sub>ESD(CDM)</sub> | (charge device model)                                    | $T_A$ = +25 °C conforming to ANSI/ESD STM5.3.1, UFBGA144, UFBGA100, LQFP100, LQFP64, UFQFPN48 | 4     | 500                             | V    |
|                       |                                                          | $T_A$ = +25 °C conforming to ANSI/ESD STM5.3.1, WLCSP64                                       | 3     | 400                             |      |
|                       |                                                          | $T_A$ = +25 °C conforming to ANSI/ESD STM5.3.1, LQFP144                                       | 3     | 250                             |      |

<sup>1.</sup> Guaranteed by characterization, not tested in production.

### Static latchup

Two complementary static tests are required on six parts to assess the latchup performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/O pin

These tests are compliant with EIA/JESD 78A IC latchup standard.

Table 55. Electrical sensitivities

| Symbol | Parameter             | Conditions                                     | Class      |
|--------|-----------------------|------------------------------------------------|------------|
| LU     | Static latch-up class | T <sub>A</sub> = +125 °C conforming to JESD78A | II level A |

# 6.3.15 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

#### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of  $-5 \,\mu\text{A/+0}\,\mu\text{A}$  range), or other functional failure (for example reset, oscillator frequency deviation).

Negative induced leakage current is caused by negative injection and positive induced leakage current by positive injection.

The test results are given in Table 56.

Table 56. I/O current injection susceptibility<sup>(1)</sup>

| Symbol           |                                                                                                                                                           | Functional s       |                    |      |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------|
|                  | Description                                                                                                                                               | Negative injection | Positive injection | Unit |
|                  | Injected current on BOOT0 pin                                                                                                                             | -0                 | NA                 |      |
|                  | Injected current on NRST pin                                                                                                                              | -0                 | NA                 |      |
| I <sub>INJ</sub> | Injected current on PB3, PB4, PB5, PB6, PB7, PB8, PB9, PC13, PC14, PC15, PH1, PDR_ON, PC0, PC1,PC2, PC3, PD1, PD5, PD6, PD7, PE0, PE2, PE3, PE4, PE5, PE6 | -0                 | NA                 | mA   |
|                  | Injected current on any other FT pin                                                                                                                      | <b>–</b> 5         | NA                 |      |
|                  | Injected current on any other pins                                                                                                                        | <b>–</b> 5         | +5                 |      |

<sup>1.</sup> NA = not applicable.

Note:

It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.

# 6.3.16 I/O port characteristics

# General input/output characteristics

Unless otherwise specified, the parameters given in *Table 57* are derived from tests performed under the conditions summarized in *Table 16*. All I/Os are CMOS and TTL compliant.

Table 57. I/O static characteristics

| Symbol                         | Parameter                                         |                                               | Conditions                                                                                                               | Min                                     | Тур | Max                                    | Unit |
|--------------------------------|---------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|----------------------------------------|------|
|                                | FT, TC and NRS level voltage                      | Γ I/O input low                               | 1.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                                                          | -                                       | -   | 0.3V <sub>DD</sub> <sup>(1)</sup>      |      |
| V <sub>IL</sub>                | BOOT0 I/O input                                   | low level                                     | $1.75 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V},$<br>-40 °C $\le \text{T}_{A} \le 125 \text{ °C}$                    | -                                       | -   | 0.1V <sub>DD</sub> +0.1 <sup>(2)</sup> | V    |
|                                | voltage                                           |                                               | $1.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V},$<br>$0 \text{ °C} \le \text{T}_{A} \le 125 \text{ °C}$               | -                                       | -   | 0.1VDD10.1                             |      |
|                                | FT, TC and NRS level voltage <sup>(5)</sup>       | Γ I/O input high                              | $1.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$                                                                      | 0.7V <sub>DD</sub> <sup>(1)</sup>       | -   | -                                      |      |
| V <sub>IH</sub>                | BOOT0 I/O input                                   | high level                                    | $1.75 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V},$<br>-40 °C $\le \text{T}_{A} \le 125 \text{ °C}$                    | 0.17V <sub>DD</sub> +0.7 <sup>(2)</sup> |     |                                        | ٧    |
|                                | voltage                                           |                                               | $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V},$<br>$0 \text{ °C} \le \text{T}_{\text{A}} \le 125 \text{ °C}$ | 0.17 ФДД10.7                            | _   | _                                      |      |
|                                | FT, TC and NRS hysteresis                         | Γ I/O input                                   | $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                                               | 10% V <sub>DD</sub> <sup>(2)(3)</sup>   | -   | -                                      |      |
| V <sub>HYS</sub>               | BOOT0 I/O input hysteresis                        |                                               | $1.75 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V},$<br>$-40 \text{ °C} \le \text{T}_{A} \le 125 \text{ °C}$            | 0.1                                     | _   | -                                      | ٧    |
|                                |                                                   |                                               | $1.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V},$<br>$0 \text{ °C} \le \text{T}_{A} \le 125 \text{ °C}$               |                                         |     |                                        |      |
|                                | I/O input leakage                                 | current (4)                                   | $V_{SS} \le V_{IN} \le V_{DD}$                                                                                           | -                                       | -   | ±1                                     |      |
| I <sub>lkg</sub>               | I/O FT/TC input lo                                | eakage current                                | V <sub>IN</sub> = 5 V                                                                                                    | -                                       | -   | 3                                      | μA   |
| R <sub>PU</sub>                | Weak pull-up equivalent resistor <sup>(6)</sup>   | All pins<br>except for<br>PA10<br>(OTG_FS_ID) | $V_{IN} = V_{SS}$                                                                                                        | 30                                      | 40  | 50                                     |      |
|                                | resistor                                          | PA10<br>(OTG_FS_ID)                           | -                                                                                                                        | 7                                       | 10  | 14                                     | kΩ   |
| R <sub>PD</sub>                | Weak pull-down equivalent resistor <sup>(7)</sup> | All pins<br>except for<br>PA10<br>(OTG_FS_ID) | $V_{IN} = V_{DD}$                                                                                                        | 30                                      | 40  | 50                                     | K77  |
|                                | 16919101                                          | PA10<br>(OTG_FS_ID)                           | -                                                                                                                        | 7                                       | 10  | 14                                     |      |
| C <sub>IO</sub> <sup>(8)</sup> | I/O pin capacitan                                 | се                                            | -                                                                                                                        | -                                       | 5   | -                                      | pF   |

<sup>1.</sup> Guaranteed by test in production.

<sup>2.</sup> Guaranteed by design, not tested in production.

- 3. With a minimum of 200 mV.
- Leakage could be higher than the maximum value, if negative current is injected on adjacent pins, Refer to Table 56: I/O current injection susceptibility
- To sustain a voltage higher than VDD +0.3 V, the internal pull-up/pull-down resistors must be disabled. Leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to Table 56: I/O current injection susceptibility
- 6. Pull-up resistors are designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimum (~10% order).
- Pull-down resistors are designed with a true resistance in series with a switchable NMOS. This NMOS contribution to the series resistance is minimum (~10% order).
- 8. Hysteresis voltage between Schmitt trigger switching levels. Guaranteed by characterization, not tested in production.

All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements for FT and TC I/Os is shown in *Figure 35*.



Figure 35. FT/TC I/O input characteristics

### **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 20$  mA (with a relaxed  $V_{OL}/V_{OH}$ ) except PC13, PC14 and PC15 which can sink or source up to  $\pm 3$ mA. When using the PC13 to PC15 GPIOs in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*. In particular:

- The sum of the currents sourced by all the I/Os on  $V_{DD}$ , plus the maximum Run consumption of the MCU sourced on  $V_{DD}$ , cannot exceed the absolute maximum rating  $\Sigma I_{VDD}$  (see *Table 14*).
- The sum of the currents sunk by all the I/Os on  $V_{SS}$  plus the maximum Run consumption of the MCU sunk on  $V_{SS}$  cannot exceed the absolute maximum rating  $\Sigma I_{VSS}$  (see *Table 14*).

### **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 58* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*. All I/Os are CMOS and TTL compliant.

| Symbol                         | Parameter                                | Conditions                                                            | Min                                 | Max                | Unit     |
|--------------------------------|------------------------------------------|-----------------------------------------------------------------------|-------------------------------------|--------------------|----------|
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin  | CMOS port <sup>(2)</sup>                                              | -                                   | 0.4                |          |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $I_{IO}$ = +8 mA<br>2.7 V ≤ $V_{DD}$ ≤ 3.6 V                          | V <sub>DD</sub> -0.4                | -                  | V        |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin  | TTL port <sup>(2)</sup>                                               | -                                   | 0.4                |          |
| V <sub>OH</sub> (3)            | Output high level voltage for an I/O pin | $I_{IO} = +8 \text{ mA}$<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | 2.4                                 | -                  | V        |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin  | I <sub>IO</sub> = +20 mA                                              | -                                   | 1.3 <sup>(4)</sup> | V        |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$                   | V <sub>DD</sub> -1.3 <sup>(4)</sup> | -                  | V        |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin  | I <sub>IO</sub> = +6 mA                                               | -                                   | 0.4 <sup>(4)</sup> | V        |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $1.8 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$                   | V <sub>DD</sub> -0.4 <sup>(4)</sup> | -                  | V        |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin  | I <sub>IO</sub> = +4 mA                                               | -                                   | 0.4 <sup>(5)</sup> | V        |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$            | V <sub>DD</sub> -0.4 <sup>(5)</sup> | -                  | <b>V</b> |

Table 58. Output voltage characteristics

### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 36* and *Table 59*, respectively.



The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 14*. and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

<sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

<sup>3.</sup> The  $I_{IO}$  current sourced by the device must always respect the absolute maximum rating specified in *Table 14* and the sum of  $I_{IO}$  (I/O ports and control pins) must not exceed  $I_{VDD}$ .

<sup>4.</sup> Guaranteed by characterization results, not tested in production.

<sup>5.</sup> Guaranteed by design, not tested in production.

Unless otherwise specified, the parameters given in *Table 59* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*.

Table 59. I/O AC characteristics<sup>(1)(2)</sup>

| OSPEEDRy<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol                                           | Parameter                                                                 | Conditions                                               | Min | Тур | Max                | Unit  |  |
|-----------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|--------------------|-------|--|
|                                               |                                                  |                                                                           | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 2.70 V         | -   | -   | 4                  |       |  |
|                                               | f                                                | Maximum frequency <sup>(3)</sup>                                          | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 2                  | MHz   |  |
|                                               | f <sub>max(IO)out</sub>                          | iwaximum requericy.                                                       | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V         | -   | -   | 8                  | IVITZ |  |
| 00                                            |                                                  |                                                                           | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 4                  |       |  |
|                                               | t <sub>f(IO)out</sub> /<br>t <sub>r(IO)out</sub> | Output high to low level fall time and output low to high level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.7 V to 3.6 V | -   | -   | 100                | ns    |  |
|                                               |                                                  |                                                                           | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 2.70 V         | -   | -   | 25                 |       |  |
|                                               | f                                                | Maximum frequency <sup>(3)</sup>                                          | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 12.5               | MHz   |  |
|                                               | f <sub>max(IO)out</sub>                          | iwaximum requericy.                                                       | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V         | -   | -   | 50                 | IVITZ |  |
| 01                                            |                                                  |                                                                           | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 20                 |       |  |
| 01                                            |                                                  | ' Turre and output low to mun                                             | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥2.7 V           | -   | -   | 10                 |       |  |
|                                               | t <sub>f(IO)out</sub> /<br>t <sub>r(IO)out</sub> |                                                                           | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 20                 | ns    |  |
|                                               |                                                  |                                                                           | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V         | -   | -   | 6                  |       |  |
|                                               |                                                  |                                                                           | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 10                 |       |  |
|                                               | f <sub>max(IO)out</sub>                          | out Maximum frequency <sup>(3)</sup>                                      | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 2.70 V         | -   | -   | 50 <sup>(4)</sup>  | MHz   |  |
|                                               |                                                  |                                                                           | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 25                 |       |  |
|                                               |                                                  |                                                                           | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V         | -   | -   | 100 <sup>(4)</sup> |       |  |
| 10                                            |                                                  |                                                                           | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 50 <sup>(4)</sup>  | 1     |  |
| 10                                            |                                                  |                                                                           | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 2.70 V         | -   | -   | 6                  |       |  |
|                                               | t <sub>f(IO)out</sub> /                          | Output high to low level fall                                             | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 10                 |       |  |
|                                               | t <sub>r(IO)out</sub>                            | time and output low to high level rise time                               | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V         | -   | -   | 4                  | ns    |  |
|                                               |                                                  |                                                                           | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 6                  |       |  |
|                                               | _                                                | 14.                                                                       | $C_L = 30 \text{ pF}, V_{DD} \ge 2.70 \text{ V}$         | -   | -   | 100 <sup>(4)</sup> |       |  |
|                                               | Fmax(IO)out                                      | Maximum frequency <sup>(3)</sup>                                          | $C_L = 30 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$          | -   | -   | 50 <sup>(4)</sup>  | MHz   |  |
| 44                                            |                                                  |                                                                           | $C_L = 30 \text{ pF}, V_{DD} \ge 2.70 \text{ V}$         | -   | -   | 4                  |       |  |
| 11                                            | t <sub>f(IO)out</sub> /                          | Output high to low level fall                                             | $C_L = 30 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$          | -   | -   | 6                  |       |  |
|                                               | t <sub>r(IO)out</sub>                            | time and output low to high level rise time                               | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V         | -   | -   | 2.5                | ns    |  |
|                                               |                                                  |                                                                           | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 4                  |       |  |
| -                                             | t <sub>EXTIPW</sub>                              | Pulse width of external signals detected by the EXTI controller           | -                                                        | 10  | -   | -                  | ns    |  |

- 1. Guaranteed by characterization, not tested in production.
- The I/O speed is configured using the OSPEEDRy[1:0] bits. Refer to the STM32F4xx reference manual for a description of the GPIOx\_SPEEDR GPIO port output speed register.
- 3. The maximum frequency is defined in *Figure 36*.
- 4. For maximum frequencies above 50 MHz and  $V_{DD}$  > 2.4 V, the compensation cell should be used.



Figure 36. I/O AC characteristics definition

# 6.3.17 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 57*).

Unless otherwise specified, the parameters given in *Table 60* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*. Refer to *Table 57: I/O static characteristics* for the values of VIH and VIL for NRST pin.

| Symbol                               | Parameter                                       | Conditions                        | Min | Тур | Max | Unit |
|--------------------------------------|-------------------------------------------------|-----------------------------------|-----|-----|-----|------|
| R <sub>PU</sub>                      | Weak pull-up equivalent resistor <sup>(1)</sup> | V <sub>IN</sub> = V <sub>SS</sub> | 30  | 40  | 50  | kΩ   |
| V <sub>F(NRST)</sub> <sup>(2)</sup>  | NRST Input filtered pulse                       | -                                 | -   | -   | 100 | ns   |
| V <sub>NF(NRST)</sub> <sup>(2)</sup> | NRST Input not filtered pulse                   | V <sub>DD</sub> > 2.7 V           | 300 | -   | -   | ns   |
| T <sub>NRST_OUT</sub>                | Generated reset pulse duration                  | Internal Reset source             | 20  | -   | -   | μs   |

Table 60. NRST pin characteristics

2. Guaranteed by design, not tested in production.

<sup>1.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order).



Figure 37. Recommended NRST pin protection

- 1. The reset network protects the device against parasitic resets.
- 2. The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in *Table 60*. Otherwise the reset is not taken into account by the device.

### 6.3.18 TIM timer characteristics

The parameters given in *Table 61* are guaranteed by design.

Refer to Section 6.3.16: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).

| Symbol                 | Parameter                                                         | Conditions <sup>(3)</sup>                    | Min    | Max                     | Unit                 |
|------------------------|-------------------------------------------------------------------|----------------------------------------------|--------|-------------------------|----------------------|
|                        |                                                                   | AHB/APBx prescaler=1                         | 1      | -                       | t <sub>TIMxCLK</sub> |
| t <sub>res(TIM)</sub>  | Timer resolution time                                             | or 2 or 4, f <sub>TIMxCLK</sub> =<br>100 MHz | 11.9   | -                       | ns                   |
| 165(1101)              | Timer recording to the                                            | AHB/APBx prescaler>4,                        | 1      | -                       | t <sub>TIMxCLK</sub> |
|                        |                                                                   | f <sub>TIMxCLK</sub> = 100 MHz               | 11.9   | -                       | ns                   |
| f <sub>EXT</sub>       | Timer external clock                                              |                                              | 0      | f <sub>TIMxCLK</sub> /2 | MHz                  |
| 'EXI                   | frequency on CH1 to CH4                                           | f <sub>TIMxCLK</sub> = 100 MHz               | 0      | 50                      | MHz                  |
| Res <sub>TIM</sub>     | Timer resolution                                                  |                                              | -      | 16/32                   | bit                  |
| tCOUNTER               | 16-bit counter clock<br>period when internal clock<br>is selected | f <sub>TIMxCLK</sub> = 100 MHz               | 0.0119 | 780                     | μs                   |
| t <sub>MAX_COUNT</sub> | Maximum possible count with 32-bit counter                        | -                                            | -      | 65536 ×<br>65536        | t <sub>TIMxCLK</sub> |
|                        | with 32-bit counter                                               | f <sub>TIMxCLK</sub> = 100 MHz               | -      | 51.1                    | S                    |

Table 61. TIMx characteristics<sup>(1)(2)</sup>

- 1. TIMx is used as a general term to refer to the TIM1 to TIM11 timers.
- 2. Guaranteed by design, not tested in production.
- 3. The maximum timer frequency on APB1 is 50 MHz and on APB2 is up to 100 MHz, by setting the TIMPRE bit in the RCC\_DCKCFGR register, if APBx prescaler is 1 or 2 or 4, then TIMxCLK = HCKL, otherwise TIMxCLK >= 4x PCLKx.

#### 6.3.19 Communications interfaces

# I<sup>2</sup>C interface characteristics

The I $^2$ C interface meets the requirements of the standard I $^2$ C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" opendrain. When configured as open-drain, the PMOS connected between the I/O pin and V $_{DD}$  is disabled, but is still present.

The I<sup>2</sup>C characteristics are described in *Table 62*. Refer also to *Section 6.3.16*: I/O port characteristics for more details on the input/output alternate function characteristics (SDA and SCL).

The I<sup>2</sup>C bus interface supports standard mode (up to 100 kHz) and fast mode (up to 400 kHz). The I<sup>2</sup>C bus frequency can be increased up to 1 MHz. For more details about the complete solution, contact your local ST sales representative.

Standard mode Fast mode I<sup>2</sup>C<sup>(1)(2)</sup>  $I^2C^{(1)(2)}$ **Symbol Parameter** Unit Min Max Min Max SCL clock low time 4.7 1.3 tw(SCLL) μs 4.0 0.6 SCL clock high time tw(SCLH) SDA setup time 250 100 t<sub>su(SDA)</sub> 3450<sup>(3)</sup>  $900^{(4)}$ 0 SDA data hold time n t<sub>h(SDA)</sub> t<sub>r(SDA)</sub> ns SDA and SCL rise time 1000 300  $t_{r(SCL)}$ t<sub>f(SDA)</sub> SDA and SCL fall time 300 300 t<sub>f(SCL)</sub> Start condition hold time 4.0 0.6 t<sub>h(STA)</sub> μs Repeated Start condition 4.7 0.6 t<sub>su(STA)</sub> setup time Stop condition setup time 4.0 0.6 t<sub>su(STO)</sub> Stop to Start condition time 4.7 1.3 us t<sub>w(STO:STA)</sub> (bus free) Pulse width of the spikes that are suppressed by the 120<sup>(5)</sup> 50 ns  $t_{SP}$ analog filter for standard fast mode Capacitive load for each bus 400 400 pF  $C_b$ 

Table 62. I<sup>2</sup>C characteristics

<sup>1.</sup> Guaranteed by design, not tested in production.

<sup>2.</sup> f<sub>PCLK1</sub> must be at least 2 MHz to achieve standard mode I<sup>2</sup>C frequencies. It must be at least 4 MHz to achieve fast mode I<sup>2</sup>C frequencies, and a multiple of 10 MHz to reach the 400 kHz maximum I<sup>2</sup>C fast mode clock

<sup>3.</sup> The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL.

- The maximum data hold time has only to be met if the interface does not stretch the low period of SCL signal.
- 5. The minimum width of the spikes filtered by the analog filter is above  $t_{\mbox{\footnotesize SP}}$  (max)

Figure 38. I<sup>2</sup>C bus AC waveforms and measurement circuit



- 1.  $R_S$  = series protection resistor.
- 2. R<sub>P</sub> = external pull-up resistor.
- 3.  $V_{DD\ I2C}$  is the I2C bus power supply.

Table 63. SCL frequency ( $f_{PCLK1} = 50 \text{ MHz}$ ,  $V_{DD} = V_{DD\_I2C} = 3.3 \text{ V}$ )<sup>(1)(2)</sup>

| f (kHz)                | I2C_CCR value               |
|------------------------|-----------------------------|
| f <sub>SCL</sub> (kHz) | $R_P = 4.7 \text{ k}\Omega$ |
| 400                    | 0x8019                      |
| 300                    | 0x8021                      |
| 200                    | 0x8032                      |
| 100                    | 0x0096                      |
| 50                     | 0x012C                      |
| 20                     | 0x02EE                      |

- 1.  $R_P$  = External pull-up resistance,  $f_{SCL}$  =  $I^2C$  speed
- 2. For speeds around 200 kHz, the tolerance on the achieved speed is of ±5%. For other speed ranges, the tolerance on the achieved speed is ±2%. These variations depend on the accuracy of the external components used to design the application.

# FMPI<sup>2</sup>C characteristics

The following table presents FMPI<sup>2</sup>C characteristics.

Refer also to *Section 6.3.16: I/O port characteristics* for more details on the input/output function characteristics (SDA and SCL).

Table 64. FMPI<sup>2</sup>C characteristics<sup>(1)</sup>

|                    | D                                                                                             | Standa | rd mode | Fast | mode | Fast+ | mode               | Unit |
|--------------------|-----------------------------------------------------------------------------------------------|--------|---------|------|------|-------|--------------------|------|
|                    | Parameter                                                                                     | Min    | Max     | Min  | Max  | Min   | Max                | Unit |
| fFMPI2CC           | FмРізсськ frequency                                                                           | 2      | -       | 8    | -    | 18    | -                  |      |
| tw(SCLL)           | SCL clock low time                                                                            | 4.7    | -       | 1.3  | -    | 0.5   | -                  |      |
| tw(SCLH)           | SCL clock high time                                                                           | 4.0    | -       | 0.6  | -    | 0.26  | -                  |      |
| tsu(SDA)           | SDA setup time                                                                                | 0.25   | -       | 0.10 | -    | 0.05  | -                  |      |
| th(SDA)            | SDA data hold time                                                                            | 0      | -       | 0    | -    | 0     | -                  |      |
| tv(SDA,ACK)        | Data, ACK valid time                                                                          | -      | 3.45    | -    | 0.9  | -     | 0.45               |      |
| tr(SDA)<br>tr(SCL) | SDA and SCL rise time                                                                         | -      | 1.0     | -    | 0.30 | -     | 0.12               |      |
| tf(SDA)<br>tf(SCL) | SDA and SCL fall time                                                                         | -      | 0.30    | -    | 0.30 | -     | 0.12               | μs   |
| th(STA)            | Start condition hold time                                                                     | 4      | -       | 0.6  | -    | 0.26  | -                  |      |
| tsu(STA)           | Repeated Start condition setup time                                                           | 4.7    | -       | 0.6  | -    | 0.26  | -                  |      |
| tsu(STO)           | Stop condition setup time                                                                     | 4      | -       | 0.6  | -    | 0.26  | -                  |      |
| tw(STO:STA)        | Stop to Start condition time (bus free)                                                       | 4.7    | -       | 1.3  | -    | 0.5   | -                  |      |
| tsp                | Pulse width of the spikes that are suppressed by the analog filter for standard and fast mode | -      | -       | 0.05 | 0.1  | 0.05  | 0.1                |      |
| Сь                 | Capacitive load for each bus Line                                                             | -      | 400     | -    | 400  | -     | 550 <sup>(2)</sup> | pF   |

<sup>1.</sup> Based on characterization results, not tested in production.

<sup>2.</sup> Can be limited. Maximum supported value can be retrieved by referring to the following formulas:  $t_{T(SDA/SCL)} = 0.8473 \times R_p \times C_{load} \times R_{p(min)} = (V_{DD} - V_{OL(max)}) / I_{OL(max)}$ 



Figure 39. FMPI<sup>2</sup>C timing diagram and measurement circuit

#### **SPI** interface characteristics

Unless otherwise specified, the parameters given in *Table 65* for the SPI interface are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 16*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI).

Table 65. SPI dynamic characteristics<sup>(1)</sup>

| Symbol                                       | Parameter                         | Conditions                                                                         | Min                    | Тур               | Max                       | Unit |
|----------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------|------------------------|-------------------|---------------------------|------|
|                                              |                                   | Master full duplex/receiver mode,<br>2.7 V < V <sub>DD</sub> < 3.6 V<br>SPI1/4/5   | -                      | -                 | 50                        |      |
|                                              |                                   | Master transmitter mode<br>1.7 V < V <sub>DD</sub> < 3.6 V<br>SPI1/4/5             | -                      | -                 | 50                        |      |
|                                              |                                   | Master mode<br>1.7 V < V <sub>DD</sub> < 3.6 V<br>SPI1/2/3/4/5                     | -                      | -                 | 25                        |      |
| f <sub>SCK</sub> 1/t <sub>c(SCK)</sub>       | SPI clock frequency               | Slave transmitter/full duplex mode<br>2.7 V < V <sub>DD</sub> < 3.6 V<br>SPI1//4/5 | -                      | -                 | 50                        | MHz  |
|                                              |                                   | Slave transmitter/full duplex mode<br>1.7 V < V <sub>DD</sub> < 3.6 V<br>SPI1/4/5  | -                      | -                 | 35 <sup>(2)</sup>         |      |
|                                              |                                   | Slave receiver mode,<br>1.7 V < V <sub>DD</sub> < 3.6 V<br>SPI1/4/5                | -                      | -                 | 50                        |      |
|                                              |                                   | Slave mode,<br>1.7 V < V <sub>DD</sub> < 3.6 V<br>SPI2/3                           | -                      | -                 | 25                        |      |
| Duty(SCK)                                    | Duty cycle of SPI clock frequency | Slave mode                                                                         | 30                     | 50                | 70                        | %    |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time             | Master mode, SPI presc = 2                                                         | T <sub>PCLK</sub> -1.5 | T <sub>PCLK</sub> | T <sub>PCLK</sub><br>+1.5 | ns   |
| t <sub>su(NSS)</sub>                         | NSS setup time                    | Slave mode, SPI presc = 2                                                          | 3T <sub>PCLK</sub>     | -                 | -                         | ns   |
| t <sub>h(NSS)</sub>                          | NSS hold time                     | Slave mode, SPI presc = 2                                                          | 2T <sub>PCLK</sub>     | -                 | -                         | ns   |
| t <sub>su(MI)</sub>                          | Data input setup time             | Master mode                                                                        | 4.5                    | -                 | -                         | ns   |
| t <sub>su(SI)</sub>                          | Data iriput setup tiifle          | Slave mode                                                                         | 1.5                    | -                 | -                         | ns   |
| t <sub>h(MI)</sub>                           | Data input hold time              | Master mode                                                                        | 5                      | -                 | -                         | ns   |
| t <sub>h(SI)</sub>                           | Data input noid time              | Slave mode                                                                         | 0.5                    | -                 | -                         | ns   |

| Symbol               | Parameter                | Conditions                                                         | Min | Тур | Max | Unit |
|----------------------|--------------------------|--------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>a(SO</sub> )  | Data output access time  | Slave mode                                                         | 7   | -   | 21  | ns   |
| t <sub>dis(SO)</sub> | Data output disable time | Slave mode                                                         | 5   | -   | 12  | ns   |
| +                    | Data output valid time   | Slave mode (after enable edge),<br>2.7 V < V <sub>DD</sub> < 3.6 V | -   | 7.5 | 9   | ns   |
| t <sub>v(SO)</sub>   | Data output valid time   | Slave mode (after enable edge),<br>1.7 V < V <sub>DD</sub> < 3.6 V | -   | 7.5 | 14  | ns   |
| t <sub>h(SO)</sub>   | Data output hold time    | Slave mode (after enable edge),<br>1.7 V < V <sub>DD</sub> < 3.6 V | 5.5 | -   | -   | ns   |
| t <sub>v(MO)</sub>   | Data output valid time   | Master mode (after enable edge)                                    | -   | 3   | 8   | ns   |
| t <sub>h(MO)</sub>   | Data output hold time    | Master mode (after enable edge)                                    | 2   | -   | -   | ns   |

Table 65. SPI dynamic characteristics<sup>(1)</sup> (continued)

<sup>2.</sup> Maximum frequency in Slave transmitter mode is determined by the sum of  $t_{v(SO)}$  and  $t_{su(MI)}$  which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having  $t_{su(MI)} = 0$  while Duty(SCK) = 50%



Figure 40. SPI timing diagram - slave mode and CPHA = 0

<sup>1.</sup> Guaranteed by characterization, not tested in production.



Figure 41. SPI timing diagram - slave mode and CPHA =  $1^{(1)}$ 





#### I<sup>2</sup>S interface characteristics

Unless otherwise specified, the parameters given in *Table 66* for the  $I^2S$  interface are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 16*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS).

Table 66. I<sup>2</sup>S dynamic characteristics<sup>(1)</sup>

| Symbol                 | Parameter                      | Conditions                             | Min    | Max                   | Unit  |
|------------------------|--------------------------------|----------------------------------------|--------|-----------------------|-------|
| f <sub>MCK</sub>       | I2S Main clock output          | -                                      | 256x8K | 256xFs <sup>(2)</sup> | MHz   |
| f                      | 129 alook froguency            | Master data: 32 bits                   | -      | 64xFs                 | MHz   |
| f <sub>CK</sub>        | I2S clock frequency            | Slave data: 32 bits                    | -      | 64xFs                 | IVITZ |
| D <sub>CK</sub>        | I2S clock frequency duty cycle | Slave receiver                         | 30     | 70                    | %     |
| t <sub>v(WS)</sub>     | WS valid time                  | Master mode                            | -      | 5                     |       |
| t <sub>h(WS)</sub>     | WS hold time                   | Master mode                            | 0      | -                     |       |
| t <sub>su(WS)</sub>    | WS setup time                  | Slave mode                             | 2      | -                     |       |
| t <sub>h(WS)</sub>     | WS hold time                   | Slave mode                             | 0.5    | -                     |       |
| t <sub>su(SD_MR)</sub> | Data input setup time          | Master receiver                        | 0      | -                     |       |
| t <sub>su(SD_SR)</sub> | Data input setup time          | Slave receiver                         | 2      | -                     | ns    |
| t <sub>h(SD_MR)</sub>  | Data input hold time           | Master receiver                        | 0      | -                     |       |
| t <sub>h(SD_SR)</sub>  | Data input noid time           | Slave receiver                         | 2.5    | -                     |       |
| t <sub>v(SD_ST)</sub>  | Data output valid time         | Slave transmitter (after enable edge)  | -      | 15                    |       |
| t <sub>v(SD_MT)</sub>  | Data output valid time         | Master transmitter (after enable edge) | -      | 2.5                   |       |
| t <sub>h(SD_ST)</sub>  | Data autout hald tir           | Slave transmitter (after enable edge)  | 6      | -                     |       |
| t <sub>h(SD_MT)</sub>  | Data output hold time          | Master transmitter (after enable edge) | 0      | -                     |       |

<sup>1.</sup> Guaranteed by characterization, not tested in production.

Note:

Refer to the I2S section of RM0402 reference manual for more details on the sampling frequency  $(F_S)$ .

 $f_{MCK}$ ,  $f_{CK}$ , and  $D_{CK}$  values reflect only the digital peripheral behavior. The values of these parameters might be slightly impacted by the source clock precision.  $D_{CK}$  depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of (I2SDIV/(2\*I2SDIV+ODD) and a maximum value of (I2SDIV+ODD)/(2\*I2SDIV+ODD).  $F_{S}$  maximum value is supported for each mode/condition.

<sup>2.</sup> The maximum value of 256xFs is 50 MHz (APB1 maximum frequency).



Figure 43. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup>

LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.



Figure 44. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup>

LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first 1. byte.

#### **QSPI** interface characteristics

Unless otherwise specified, the parameters given in the following tables for QSPI are derived from tests performed under the ambient temperature,  $f_{AHB}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 16*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C=20pF
- Measurement points are done at CMOS levels: 0.5VDD

Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics.

Table 67. QSPI dynamic characteristics in SDR mode<sup>(1)</sup>

| Symbol                                    | Parameter Conditions    |                                                                                       | Min                       | Тур | Max                       | Unit |
|-------------------------------------------|-------------------------|---------------------------------------------------------------------------------------|---------------------------|-----|---------------------------|------|
| £                                         | 000                     | Write mode<br>1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V<br>C <sub>load</sub> = 15 pF | -                         | -   | 80                        |      |
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> | QSPI clock<br>frequency | Read mode<br>2.7 V <v<sub>DD&lt;3.6 V<br/>C<sub>load</sub> = 15 pF</v<sub>            | -                         | -   | 100                       | MHz  |
|                                           |                         | 1.71 V≤V <sub>DD</sub> ≤3.6 V                                                         | -                         | -   | 50                        |      |
| t <sub>w(CKH)</sub>                       | QSPI clock high         |                                                                                       | (T <sub>(CK)</sub> / 2)-1 | -   | T <sub>(CK)</sub> / 2     |      |
| t <sub>w(CKL)</sub>                       | and low                 | _                                                                                     | T <sub>(CK)</sub> / 2)    | -   | (T <sub>(CK)</sub> / 2)+1 |      |
| t <sub>s(IN)</sub>                        | Data input setup time   | -                                                                                     | 0.5                       | -   | -                         |      |
| t <sub>h(IN)</sub>                        | Data input hold time    | -                                                                                     | 3.5                       | -   | -                         | ns   |
| t <sub>v(OUT)</sub>                       | Data output valid time  | -                                                                                     | -                         | 1   | 1.5                       |      |
| t <sub>h(OUT)</sub>                       | Data output hold time   | -                                                                                     | 0.5                       | -   | -                         |      |

<sup>1.</sup> Guaranteed by characterization results, not tested in production.

Table 68. QSPI dynamic characteristics in DDR mode<sup>(1)</sup>

| Symbol                                    | Parameter               | Conditions                                                                            | Min | Тур | Max | Unit |
|-------------------------------------------|-------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------|
|                                           | CODI I                  | Write mode<br>1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V<br>C <sub>load</sub> = 15 pF | -   | -   | 80  |      |
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> | QSPI clock<br>frequency | Read mode<br>2.7 V <v<sub>DD&lt;3.6 V<br/>C<sub>load</sub> = 15 pF</v<sub>            | -   | -   | 80  | MHz  |
|                                           |                         | 1.71 V≤V <sub>DD</sub> ≤3.6 V                                                         | -   | -   | 50  |      |

| Table 68. QSPI dynamic characteristics in DDR | mode <sup>(1)</sup> (continued) |
|-----------------------------------------------|---------------------------------|
|-----------------------------------------------|---------------------------------|

| Symbol              | Parameter               | Conditions                        | Min                       | Тур | Max                       | Unit |
|---------------------|-------------------------|-----------------------------------|---------------------------|-----|---------------------------|------|
| t <sub>w(CKH)</sub> | QSPI clock high         |                                   | (T <sub>(CK)</sub> / 2)-1 | -   | T <sub>(CK)</sub> / 2     |      |
| t <sub>w(CKL)</sub> | and low                 | -                                 | T <sub>(CK)</sub> / 2)    | -   | (T <sub>(CK)</sub> / 2)+1 |      |
| t <sub>s(IN)</sub>  | Data input setup time - |                                   | 0                         | -   | -                         |      |
| t <sub>h(IN)</sub>  | Data input hold time    | -                                 | 4                         | -   | -                         | ns   |
|                     | Data output valid       | 2.7 V <v<sub>DD&lt;3.6 V</v<sub>  | -                         | 8   | 10.5                      |      |
| t <sub>v(OUT)</sub> | time                    | 1.71 V <v<sub>DD&lt;3.6 V</v<sub> | -                         | 8   | 13                        |      |
| t <sub>h(OUT)</sub> | Data output hold time   | -                                 | 7.5                       | -   | -                         |      |

<sup>1.</sup> Guaranteed by characterization results, not tested in production.

# **USB OTG full speed (FS) characteristics**

This interface is present in USB OTG FS controller.

Table 69. USB OTG FS startup time

| Symbol                              | Parameter                           | Max | Unit |
|-------------------------------------|-------------------------------------|-----|------|
| t <sub>STARTUP</sub> <sup>(1)</sup> | USB OTG FS transceiver startup time | 1   | μs   |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 70. USB OTG FS DC electrical characteristics

| Symbol          |                                | Parameter                       | Conditions                               | Min. <sup>(1)</sup> | Тур. | Max. <sup>(1)</sup> | Unit |
|-----------------|--------------------------------|---------------------------------|------------------------------------------|---------------------|------|---------------------|------|
|                 | $V_{DD}$                       | USB OTG FS operating voltage    |                                          | 3.0 <sup>(2)</sup>  | -    | 3.6                 | V    |
| Input           | V <sub>DI</sub> <sup>(3)</sup> | Differential input sensitivity  | I(USB_FS_DP/DM)                          | 0.2                 | -    | -                   |      |
| levels          | V <sub>CM</sub> <sup>(3)</sup> | Differential common mode range  | Includes V <sub>DI</sub> range           | 0.8                 | -    | 2.5                 | V    |
|                 | V <sub>SE</sub> <sup>(3)</sup> | Single ended receiver threshold |                                          | 1.3                 | -    | 2.0                 |      |
| Output          | $V_{OL}$                       | Static output level low         | $R_L$ of 1.5 k $\Omega$ to 3.6 $V^{(4)}$ | -                   | -    | 0.3                 | V    |
| levels          | V <sub>OH</sub>                | Static output level high        | $R_L$ of 15 k $\Omega$ to $V_{SS}^{(4)}$ | 2.8                 | -    | 3.6                 | V    |
| R <sub>F</sub>  | PD                             | PA11, PA12<br>(USB_FS_DM/DP)    | V <sub>IN</sub> = V <sub>DD</sub>        | 17                  | 21   | 24                  |      |
|                 |                                | PA9 (OTG_FS_VBUS)               |                                          | 0.65                | 1.1  | 2.0                 | kΩ   |
| R <sub>PU</sub> |                                | PA11, PA12<br>(USB_FS_DM/DP)    | V <sub>IN</sub> = V <sub>SS</sub>        | 1.5                 | 1.8  | 2.1                 | V75  |
|                 |                                | PA9 (OTG_FS_VBUS)               | V <sub>IN</sub> = V <sub>SS</sub>        | 0.25                | 0.37 | 0.55                |      |

<sup>1.</sup> All the voltages are measured from the local ground potential.

- The USB OTG FS functionality is ensured down to 2.7 V but not the full USB full speed electrical characteristics which are degraded in the 2.7-to-3.0 V V<sub>DD</sub> voltage range.
- 3. Guaranteed by design, not tested in production.
- 4. R<sub>I</sub> is the load connected on the USB OTG FS drivers.

Note:

When VBUS sensing feature is enabled, PA9 should be left at their default state (floating input), not as alternate function. A typical 200  $\mu$ A current consumption of the embedded sensing block (current to voltage conversion to determine the different sessions) can be observed on PA9 when the feature is enabled.

Figure 45. USB OTG FS timings: definition of data signal rise and fall time



Table 71. USB OTG FS electrical characteristics<sup>(1)</sup>

|                  | Driver characteristics          |                                |     |     |      |  |  |  |  |  |
|------------------|---------------------------------|--------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol           | Parameter                       | Conditions                     | Min | Max | Unit |  |  |  |  |  |
| t <sub>r</sub>   | Rise time <sup>(2)</sup>        | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |  |  |  |  |  |
| t <sub>f</sub>   | Fall time <sup>(2)</sup>        | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |  |  |  |  |  |
| t <sub>rfm</sub> | Rise/ fall time matching        | t <sub>r</sub> /t <sub>f</sub> | 90  | 110 | %    |  |  |  |  |  |
| V <sub>CRS</sub> | Output signal crossover voltage |                                | 1.3 | 2.0 | V    |  |  |  |  |  |

<sup>1.</sup> Guaranteed by design, not tested in production.

#### CAN (controller area network) interface

Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (CANx\_TX and CANx\_RX).

Measured from 10% to 90% of the data signal. For more detailed informations, refer to USB Specification -Chapter 7 (version 2.0).

# 6.3.20 12-bit ADC characteristics

Unless otherwise specified, the parameters given in *Table 72* are derived from tests performed under the ambient temperature,  $f_{PCLK2}$  frequency and  $V_{DDA}$  supply voltage conditions summarized in *Table 16*.

Table 72. ADC characteristics

| Symbol                             | Parameter                                       | Conditions                                           | Min                                                      | Тур      | Max               | Unit               |
|------------------------------------|-------------------------------------------------|------------------------------------------------------|----------------------------------------------------------|----------|-------------------|--------------------|
| $V_{DDA}$                          | Power supply                                    | V V (10V)                                            | 1.7 <sup>(1)</sup>                                       | -        | 3.6               | V                  |
| V <sub>REF+</sub>                  | Positive reference voltage                      | $V_{DDA} - V_{REF+} < 1.2 V$                         | 1.7 <sup>(1)</sup>                                       | -        | $V_{DDA}$         | V                  |
| f                                  | ADC clock frequency                             | $V_{DDA} = 1.7^{(1)}$ to 2.4 V                       | 0.6                                                      | 15       | 18                | MHz                |
| f <sub>ADC</sub>                   | ADC clock frequency                             | V <sub>DDA</sub> = 2.4 to 3.6 V                      | 0.6                                                      | 30       | 36                | MHz                |
| f <sub>TRIG</sub> (2)              | External trigger frequency                      | f <sub>ADC</sub> = 30 MHz,<br>12-bit resolution      | -                                                        | -        | 1764              | kHz                |
|                                    |                                                 | -                                                    | -                                                        | -        | 17                | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub>                   | Conversion voltage range <sup>(3)</sup>         | -                                                    | 0 (V <sub>SSA</sub> or V <sub>REF-</sub> tied to ground) | -        | V <sub>REF+</sub> | ٧                  |
| R <sub>AIN</sub> <sup>(2)</sup>    | External input impedance                        | See <i>Equation 1</i> for details                    | -                                                        | -        | 50                | kΩ                 |
| R <sub>ADC</sub> <sup>(2)(4)</sup> | Sampling switch resistance                      | -                                                    | -                                                        | -        | 6                 | kΩ                 |
| C <sub>ADC</sub> <sup>(2)</sup>    | Internal sample and hold capacitor              | -                                                    | -                                                        | 4        | 7                 | pF                 |
| t <sub>lat</sub> (2)               | Injection trigger conversion latency            | f <sub>ADC</sub> = 30 MHz                            | -                                                        | -        | 0.100             | μs                 |
| Чat` ′                             |                                                 | -                                                    | -                                                        | -        | 3 <sup>(5)</sup>  | 1/f <sub>ADC</sub> |
| t <sub>latr</sub> (2)              | Regular trigger conversion                      | f <sub>ADC</sub> = 30 MHz                            | -                                                        | -        | 0.067             | μs                 |
| 'latr` '                           | latency                                         | -                                                    | -                                                        | -        | 2 <sup>(5)</sup>  | 1/f <sub>ADC</sub> |
| t <sub>S</sub> <sup>(2)</sup>      | Sampling time                                   | f <sub>ADC</sub> = 30 MHz                            | 0.100                                                    | -        | 16                | μs                 |
| is, ,                              | Sampling time                                   | -                                                    | 3                                                        | -        | 480               | 1/f <sub>ADC</sub> |
| t <sub>STAB</sub> <sup>(2)</sup>   | Power-up time                                   | -                                                    | -                                                        | 2        | 3                 | μs                 |
|                                    |                                                 | f <sub>ADC</sub> = 30 MHz<br>12-bit resolution       | 0.50                                                     | -        | 16.40             | μs                 |
|                                    |                                                 | f <sub>ADC</sub> = 30 MHz<br>10-bit resolution       | 0.43                                                     | -        | 16.34             | μs                 |
| t <sub>CONV</sub> <sup>(2)</sup>   | Total conversion time (including sampling time) | f <sub>ADC</sub> = 30 MHz<br>8-bit resolution        | 0.37                                                     | -        | 16.27             | μs                 |
|                                    |                                                 | f <sub>ADC</sub> = 30 MHz<br>6-bit resolution        | 0.30                                                     | -        | 16.20             | μs                 |
|                                    |                                                 | 9 to 492 (t <sub>S</sub> for sampling approximation) | +n-bit resolution f                                      | or succe | ssive             | 1/f <sub>ADC</sub> |

| Symbol                           | Parameter                                                                     | Conditions                                         | Min | Тур | Max  | Unit |
|----------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|------|------|
|                                  |                                                                               | 12-bit resolution<br>Single ADC                    | -   | -   | 2    | Msps |
| f <sub>S</sub> <sup>(2)</sup>    | Sampling rate  (f <sub>ADC</sub> = 30 MHz, and t <sub>S</sub> = 3 ADC cycles) | 12-bit resolution<br>Interleave Dual ADC<br>mode   | -   | -   | 3.75 | Msps |
|                                  |                                                                               | 12-bit resolution<br>Interleave Triple ADC<br>mode | -   | -   | 6    | Msps |
| I <sub>VREF+</sub> (2)           | ADC V <sub>REF</sub> DC current consumption in conversion mode                | -                                                  | -   | 300 | 500  | μА   |
| I <sub>VDDA</sub> <sup>(2)</sup> | ADC V <sub>DDA</sub> DC current consumption in conversion mode                | -                                                  | -   | 1.6 | 1.8  | mA   |

Table 72. ADC characteristics (continued)

- V<sub>DDA</sub> minimum value of 1.7 V is possible with the use of an external power supply supervisor (refer to Section 3.18.2: Internal reset OFF).
- 2. Guaranteed by characterization, not tested in production.
- 3.  $V_{REF+}$  is internally connected to  $V_{DDA}$  and  $V_{REF-}$  is internally connected to  $V_{SSA}$ .
- 4.  $R_{ADC}$  maximum value is given for  $V_{DD}$ =1.7 V, and minimum value for  $V_{DD}$ =3.3 V.
- 5. For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table 72*.

# Equation 1: R<sub>AIN</sub> max formula

$$R_{AIN} = \frac{(k-0.5)}{f_{ADC} \times C_{ADC} \times ln(2^{N+2})} - R_{ADC}$$

The formula above (*Equation 1*) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. N = 12 (from 12-bit resolution) and k is the number of sampling periods defined in the ADC\_SMPR1 register.

Table 73. ADC accuracy at f<sub>ADC</sub> = 18 MHz<sup>(1)</sup>

| Symbol | Parameter                    | Test conditions                                             | Тур | Max <sup>(2)</sup> | Unit |
|--------|------------------------------|-------------------------------------------------------------|-----|--------------------|------|
| ET     | Total unadjusted error       | . 40 1411                                                   | ±3  | ±4                 |      |
| EO     | Offset error                 | f <sub>ADC</sub> =18 MHz<br>V <sub>DDA</sub> = 1.7 to 3.6 V | ±2  | ±3                 |      |
| EG     | Gain error                   | $V_{REF} = 1.7 \text{ to } 3.6 \text{ V}$                   | ±1  | ±3                 | LSB  |
| ED     | Differential linearity error | V <sub>DDA</sub> –V <sub>REF</sub> < 1.2 V                  | ±1  | ±2                 |      |
| EL     | Integral linearity error     |                                                             | ±2  | ±3                 |      |

- Better performance could be achieved in restricted V<sub>DD</sub>, frequency and temperature ranges.
- 2. Guaranteed by characterization, not tested in production.

| Table 74. ADC accuracy at $f_{ADC} = 30 \text{ MHz}^{()}$ | Hz <sup>(1)</sup> | $_{ADC} = 30$ | at f | accuracy | ADC | Table 74. |
|-----------------------------------------------------------|-------------------|---------------|------|----------|-----|-----------|
|-----------------------------------------------------------|-------------------|---------------|------|----------|-----|-----------|

|        |                              | , ADO                                                                          |      |                    |      |
|--------|------------------------------|--------------------------------------------------------------------------------|------|--------------------|------|
| Symbol | Parameter                    | Test conditions                                                                | Тур  | Max <sup>(2)</sup> | Unit |
| ET     | Total unadjusted error       |                                                                                | ±2   | ±5                 |      |
| EO     | Offset error                 | f <sub>ADC</sub> = 30 MHz,<br>R <sub>AIN</sub> < 10 kΩ,                        | ±1.5 | ±2.5               |      |
| EG     | Gain error                   | $V_{DDA} = 2.4 \text{ to } 3.6 \text{ V},$                                     | ±1.5 | ±4                 | LSB  |
| ED     | Differential linearity error | V <sub>REF</sub> = 1.7 to 3.6 V,<br>V <sub>DDA</sub> –V <sub>REF</sub> < 1.2 V | ±1   | ±2                 |      |
| EL     | Integral linearity error     | VDDA - VREF \ 1.2 V                                                            | ±1.5 | ±3                 |      |

- 1. Better performance could be achieved in restricted  $V_{\text{DD}}$ , frequency and temperature ranges.
- 2. Guaranteed by characterization, not tested in production.

Table 75. ADC accuracy at  $f_{ADC} = 36 \text{ MHz}^{(1)}$ 

| Symbol | Parameter                    | Test conditions                                                                                                                                | Тур | Max <sup>(2)</sup> | Unit |
|--------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|------|
| ET     | Total unadjusted error       | f <sub>ADC</sub> =36 MHz,<br>V <sub>DDA</sub> = 2.4 to 3.6 V,<br>V <sub>REF</sub> = 1.7 to 3.6 V<br>V <sub>DDA</sub> –V <sub>REF</sub> < 1.2 V | ±4  | ±7                 |      |
| EO     | Offset error                 |                                                                                                                                                | ±2  | ±3                 |      |
| EG     | Gain error                   |                                                                                                                                                | ±3  | ±6                 | LSB  |
| ED     | Differential linearity error |                                                                                                                                                | ±2  | ±3                 |      |
| EL     | Integral linearity error     |                                                                                                                                                | ±3  | ±6                 |      |

- 1. Better performance could be achieved in restricted  $V_{\text{DD}}$ , frequency and temperature ranges.
- 2. Guaranteed by characterization, not tested in production.

Table 76. ADC dynamic accuracy at  $f_{ADC}$  = 18 MHz - limited test conditions<sup>(1)</sup>

|        |                                      | ADO                                  |      |      |     |      |
|--------|--------------------------------------|--------------------------------------|------|------|-----|------|
| Symbol | Parameter                            | Test conditions                      | Min  | Тур  | Max | Unit |
| ENOB   | Effective number of bits             | f <sub>ADC</sub> =18 MHz             | 10.3 | 10.4 | -   | bits |
| SINAD  | Signal-to-noise and distortion ratio | $V_{DDA} = V_{REF+} = 1.7 \text{ V}$ | 64   | 64.2 | -   |      |
| SNR    | Signal-to-noise ratio                | Input Frequency = 20 kHz             | 64   | 65   | -   | dB   |
| THD    | Total harmonic distortion            | Temperature = 25 °C                  | -    | -72  | -67 |      |

<sup>1.</sup> Guaranteed by characterization, not tested in production.

Table 77. ADC dynamic accuracy at  $f_{ADC} = 36 \text{ MHz} - \text{limited test conditions}^{(1)}$ 

| Symbol | Parameter                            | Test conditions                                 | Min  | Тур  | Max | Unit |
|--------|--------------------------------------|-------------------------------------------------|------|------|-----|------|
| ENOB   | Effective number of bits             | f <sub>ADC</sub> = 36 MHz                       | 10.6 | 10.8 | -   | bits |
| SINAD  | Signal-to noise and distortion ratio | $V_{DDA} = V_{REF+} = 3.3 \text{ V}$            | 66   | 67   | -   |      |
| SNR    | Signal-to noise ratio                | Input Frequency = 20 kHz<br>Temperature = 25 °C | 64   | 68   | -   | dB   |
| THD    | Total harmonic distortion            |                                                 | -    | -72  | -70 |      |

<sup>1.</sup> Guaranteed by characterization, not tested in production.

Note:

ADC accuracy vs. negative injection current: injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.

Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in Section 6.3.16 does not affect the ADC accuracy.



Figure 46. ADC accuracy characteristics

- See also Table 74.
- 2. Example of an actual transfer curve.
- 3. Ideal transfer curve.
- End point correlation line.
- E<sub>T</sub> = Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. EO = Offset Error: deviation between the first actual transition and the first ideal one. EG = Gain Error: deviation between the last ideal transition and the last actual one.

  - ED = Differential Linearity Error: maximum deviation between actual steps and the ideal one.

  - EL = Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line.



Figure 47. Typical connection diagram using the ADC

- 1. Refer to Table 72 for the values of  $R_{AIN},\,R_{ADC}$  and  $C_{ADC}.$
- $C_{parasitic}$  represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 5 pF). A high  $C_{parasitic}$  value downgrades conversion accuracy. To remedy this,  $f_{ADC}$  should be reduced.

## General PCB design guidelines

Power supply decoupling should be performed as shown in Figure 48 or Figure 49, depending on whether V<sub>REF+</sub> is connected to V<sub>DDA</sub> or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip.



Figure 48. Power supply and reference decoupling (V<sub>REF+</sub> not connected to V<sub>DDA</sub>)

 $V_{REF+}$  and  $V_{REF-}$  inputs are both available on UFBGA100.  $V_{REF+}$  is also available on LQFP100. When  $V_{REF+}$  and  $V_{REF-}$  are not available, they are internally connected to  $V_{DDA}$  and  $V_{SSA}$ .



Figure 49. Power supply and reference decoupling (V $_{\text{REF+}}$  connected to V $_{\text{DDA}}$ )

## 6.3.21 Temperature sensor characteristics

Table 78. Temperature sensor characteristics

| Symbol                             | Parameter                                                      | Min | Тур  | Max       | Unit  |
|------------------------------------|----------------------------------------------------------------|-----|------|-----------|-------|
| T <sub>L</sub> <sup>(1)</sup>      | V <sub>SENSE</sub> linearity with temperature                  | -   | ±1   | <u>+2</u> | °C    |
| Avg_Slope <sup>(1)</sup>           | Average slope                                                  | -   | 2.5  | -         | mV/°C |
| V <sub>25</sub> <sup>(1)</sup>     | Voltage at 25 °C                                               | -   | 0.76 | -         | V     |
| t <sub>START</sub> (2)             | Startup time                                                   | -   | 6    | 10        | μs    |
| T <sub>S_temp</sub> <sup>(2)</sup> | ADC sampling time when reading the temperature (1 °C accuracy) | 10  | ı    | ı         | μs    |

<sup>1.</sup> Guaranteed by characterization, not tested in production.

Table 79. Temperature sensor calibration values

| Symbol  | Parameter                                                                   | Memory address            |
|---------|-----------------------------------------------------------------------------|---------------------------|
| TS_CAL1 | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3.3 V  | 0x1FFF 7A2C - 0x1FFF 7A2D |
| TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C, V <sub>DDA</sub> = 3.3 V | 0x1FFF 7A2E - 0x1FFF 7A2F |

V<sub>REF+</sub> and V<sub>REF-</sub> inputs are both available on UFBGA100. V<sub>REF+</sub> is also available on LQFP100. When V<sub>REF+</sub> and V<sub>REF-</sub> are not available, they are internally connected to V<sub>DDA</sub> and V<sub>SSA</sub>.

<sup>2.</sup> Guaranteed by design, not tested in production.

## 6.3.22 V<sub>BAT</sub> monitoring characteristics

Table 80. V<sub>BAT</sub> monitoring characteristics

| Symbol                                | Parameter                                                         | Min | Тур | Max | Unit |
|---------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| R                                     | Resistor bridge for V <sub>BAT</sub>                              | -   | 50  | -   | ΚΩ   |
| Q                                     | Ratio on V <sub>BAT</sub> measurement                             | -   | 4   | -   |      |
| Er <sup>(1)</sup>                     | Error on Q                                                        | -1  | -   | +1  | %    |
| T <sub>S_vbat</sub> <sup>(2)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub> 1 mV accuracy | 5   | -   | -   | μs   |

<sup>1.</sup> Guaranteed by design, not tested in production.

## 6.3.23 Embedded reference voltage

The parameters given in *Table 81* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*.

Table 81. Embedded internal reference voltage

| Symbol                                | Parameter                                                     | Conditions                         | Min  | Тур  | Max  | Unit   |
|---------------------------------------|---------------------------------------------------------------|------------------------------------|------|------|------|--------|
| V <sub>REFINT</sub>                   | Internal reference voltage                                    | - 40 °C < T <sub>A</sub> < +125 °C | 1.18 | 1.21 | 1.24 | V      |
| T <sub>S_vrefint</sub> <sup>(1)</sup> | ADC sampling time when reading the internal reference voltage | -                                  | 10   | -    | -    | μs     |
| V <sub>RERINT_s</sub> <sup>(2)</sup>  | Internal reference voltage spread over the temperature range  | V <sub>DD</sub> = 3V ± 10mV        | -    | 3    | 5    | mV     |
| T <sub>Coeff</sub> <sup>(2)</sup>     | Temperature coefficient                                       | -                                  | -    | 30   | 50   | ppm/°C |
| t <sub>START</sub> (2)                | Startup time                                                  | -                                  | -    | 6    | 10   | μs     |

<sup>1.</sup> Shortest sampling time can be determined in the application by multiple iterations.

Table 82. Internal reference voltage calibration values

| Symbol                 | Parameter                                                          | Memory address            |
|------------------------|--------------------------------------------------------------------|---------------------------|
| V <sub>REFIN_CAL</sub> | Raw data acquired at temperature of 30 °C V <sub>DDA</sub> = 3.3 V | 0x1FFF 7A2A - 0x1FFF 7A2B |

<sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations.

<sup>2.</sup> Guaranteed by design, not tested in production

#### 6.3.24 DFSDM characteristics

Unless otherwise specified, the parameters given in *Table 83* for DFSDM are derived from tests performed under the ambient temperature,  $f_{APB2}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 16: General operating conditions*.

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5 x VDD

Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (DFSDM\_CKINy, DFSDM\_DATINy, DFSDM\_CKOUT for DFSDM).

Table 83. DFSDM characteristics<sup>(1)</sup>

| Symbol                                         | Parameter                                                | Conditions                                                                               | Min                                         | Тур                  | Max                                       | Unit |
|------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------|----------------------|-------------------------------------------|------|
| f <sub>DFSDMCLK</sub>                          | DFSDM clock                                              | -                                                                                        | -                                           | -                    | f <sub>SYSCLK</sub>                       |      |
| f <sub>CKIN</sub><br>(1/T <sub>CKIN</sub> )    | Input clock frequency                                    | SPI mode (SITP[1:0] = 01)                                                                | -                                           | -                    | 20<br>(f <sub>DFSDMCLK</sub> /4)          | MHz  |
| f <sub>CKOUT</sub>                             | Output clock frequency                                   | -                                                                                        | -                                           | -                    | 20                                        | MHz  |
| DuCy <sub>CKOUT</sub>                          | Output clock frequency duty cycle                        | -                                                                                        | 30                                          | 50                   | 75                                        | %    |
| t <sub>wh(CKIN)</sub><br>t <sub>wl(CKIN)</sub> | Input clock<br>high and low<br>time                      | SPI mode (SITP[1:0] = 01),<br>External clock mode<br>(SPICKSEL[1:0] = 0)                 | T <sub>CKIN</sub> /2-0.5                    | T <sub>CKIN</sub> /2 | -                                         |      |
| t <sub>su</sub>                                | Data input setup time                                    | SPI mode (SITP[1:0]=01),<br>External clock mode<br>(SPICKSEL[1:0] = 0)                   | 1                                           | -                    | -                                         |      |
| t <sub>h</sub>                                 | Data input<br>hold time                                  | SPI mode (SITP[1:0]=01),<br>External clock mode<br>(SPICKSEL[1:0] = 0)                   | 1                                           | -                    | -                                         | ns   |
| T <sub>Manchester</sub>                        | Manchester<br>data period<br>(recovered<br>clock period) | Manchester mode (SITP[1:0]<br>= 10 or 11),<br>Internal clock mode<br>(SPICKSEL[1:0] ≠ 0) | (CKOUT<br>DIV+1) x<br>T <sub>DFSDMCLK</sub> | -                    | (2 x CKOUTDIV)<br>x T <sub>DFSDMCLK</sub> |      |

<sup>1.</sup> Data based on characterization results, not tested in production.



#### 6.3.25 FSMC characteristics

Unless otherwise specified, the parameters given in *Table 84* to *Table 91* for the FSMC interface are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 15*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitance load C = 30 pF
- Measurement points are done at CMOS levels: 0.5.V<sub>DD</sub>

Refer to Section 6.3.16: I/O port characteristics for more details on the input/output characteristics.

### Asynchronous waveforms and timings

Figure 50 through Figure 53 represent asynchronous waveforms and Table 84 through Table 91 provide the corresponding timings. The results shown in these tables are obtained with the following FSMC configuration:

- AddressSetupTime = 0x1
- AddressHoldTime = 0x1
- DataSetupTime = 0x1 (except for asynchronous NWAIT mode, DataSetupTime = 0x5)
- BusTurnAroundDuration = 0x0

In all timing tables, the  $T_{\mbox{\scriptsize HCLK}}$  is the HCLK clock period.



1. Mode 2/B, C and D only. In Mode 1, FSMC\_NADV is not used.

Table 84. Asynchronous non-multiplexed SRAM/PSRAM/NOR - read timings  $^{(1)(2)}$ 

| Symbol                    | Parameter                               | Min                      | Max                       | Unit |
|---------------------------|-----------------------------------------|--------------------------|---------------------------|------|
| t <sub>w(NE)</sub>        | FSMC_NE low time                        | 2T <sub>HCLK</sub> – 1   | 2 T <sub>HCLK</sub> + 0.5 |      |
| t <sub>v(NOE_NE)</sub>    | FSMC_NEx low to FSMC_NOE low            | 0                        | 1                         |      |
| t <sub>w(NOE)</sub>       | FSMC_NOE low time                       | 2T <sub>HCLK</sub> - 1.5 | 2T <sub>HCLK</sub>        |      |
| t <sub>h(NE_NOE)</sub>    | FSMC_NOE high to FSMC_NE high hold time | 0                        | -                         |      |
| t <sub>v(A_NE)</sub>      | FSMC_NEx low to FSMC_A valid            | -                        | 1.5                       |      |
| t <sub>h(A_NOE)</sub>     | Address hold time after FSMC_NOE high   | 0                        | -                         |      |
| t <sub>v(BL_NE)</sub>     | FSMC_NEx low to FSMC_BL valid           | -                        | 0.5                       | ns   |
| t <sub>h(BL_NOE)</sub>    | FSMC_BL hold time after FSMC_NOE high   | 0                        | -                         |      |
| t <sub>su(Data_NE)</sub>  | Data to FSMC_NEx high setup time        | T <sub>HCLK</sub> - 1    | -                         |      |
| t <sub>su(Data_NOE)</sub> | Data to FSMC_NOEx high setup time       | T <sub>HCLK</sub> - 1    | -                         |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FSMC_NOE high      | 0                        | -                         |      |
| t <sub>h(Data_NE)</sub>   | Data hold time after FSMC_NEx high      | 0                        | -                         |      |
| t <sub>v(NADV_NE)</sub>   | FSMC_NEx low to FSMC_NADV low           | -                        | 0                         |      |
| t <sub>w(NADV)</sub>      | FSMC_NADV low time                      | -                        | T <sub>HCLK</sub> + 0.5   |      |

<sup>1.</sup> C<sub>L</sub> = 30 pF.

Table 85. Asynchronous non-multiplexed SRAM/PSRAM/NOR read - NWAIT timings  $^{(1)(2)}$ 

| Symbol                    | Parameter                                   | Min                      | Max                      | Unit |  |
|---------------------------|---------------------------------------------|--------------------------|--------------------------|------|--|
| t <sub>w(NE)</sub>        | FSMC_NE low time                            | 7T <sub>HCLK</sub> - 1   | 7T <sub>HCLK</sub> + 0.5 |      |  |
| t <sub>w(NOE)</sub>       | FSMC_NWE low time                           | 5T <sub>HCLK</sub> – 1.5 | 5T <sub>HCLK</sub>       |      |  |
| t <sub>w(NWAIT)</sub>     | FSMC_NWAIT low time                         | T <sub>HCLK</sub> - 0.5  | -                        | ns   |  |
| t <sub>su(NWAIT_NE)</sub> | FSMC_NWAIT valid before FSMC_NEx high       | 5T <sub>HCLK</sub> -1    | -                        |      |  |
| t <sub>h(NE_NWAIT)</sub>  | FSMC_NEx hold time after FSMC_NWAIT invalid | 4T <sub>HCLK</sub> + 1   | -                        |      |  |

<sup>1.</sup>  $C_L = 30 pF$ .

<sup>2.</sup> Based on characterization, not tested in production.

<sup>2.</sup> Based on characterization, not tested in production.



Figure 51. Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms

1. Mode 2/B, C and D only. In Mode 1, FSMC\_NADV is not used.

Table 86. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings<sup>(1)(2)</sup>

| Symbol                   | Parameter                               | Min                     | Max                      | Unit |
|--------------------------|-----------------------------------------|-------------------------|--------------------------|------|
| t <sub>w(NE)</sub>       | FSMC_NE low time                        | 3 T <sub>HCLK</sub> - 1 | 3 T <sub>HCLK</sub> +0.5 |      |
| t <sub>v(NWE_NE)</sub>   | FSMC_NEx low to FSMC_NWE low            | T <sub>HCLK</sub> + 0.5 | T <sub>HCLK</sub> + 0.5  |      |
| t <sub>w(NWE)</sub>      | FSMC_NWE low time                       | T <sub>HCLK</sub> – 1.5 | T <sub>HCLK</sub> + 1    |      |
| t <sub>h(NE_NWE)</sub>   | FSMC_NWE high to FSMC_NE high hold time | T <sub>HCLK</sub> - 1   | -                        |      |
| t <sub>v(A_NE)</sub>     | FSMC_NEx low to FSMC_A valid            | -                       | 0.5                      |      |
| t <sub>h(A_NWE)</sub>    | Address hold time after FSMC_NWE high   | T <sub>HCLK</sub> - 0.5 | -                        | no   |
| t <sub>v(BL_NE)</sub>    | FSMC_NEx low to FSMC_BL valid           | -                       | 1                        | ns   |
| t <sub>h(BL_NWE)</sub>   | FSMC_BL hold time after FSMC_NWE high   | T <sub>HCLK</sub> - 1   | -                        |      |
| t <sub>v(Data_NE)</sub>  | Data to FSMC_NEx low to Data valid      | -                       | T <sub>HCLK</sub> + 2    |      |
| t <sub>h(Data_NWE)</sub> | Data hold time after FSMC_NWE high      | T <sub>HCLK</sub> + 0.5 | -                        |      |
| t <sub>v(NADV_NE)</sub>  | FSMC_NEx low to FSMC_NADV low           | -                       | 1                        |      |
| t <sub>w(NADV)</sub>     | FSMC_NADV low time                      | -                       | T <sub>HCLK</sub> + 0.5  |      |

- 1.  $C_L = 30 pF$ .
- 2. Based on characterization, not tested in production.

Table 87. Asynchronous non-multiplexed SRAM/PSRAM/NOR write - NWAIT timings  $^{(1)(2)}$ 

| Symbol                    | Parameter                                   | Min                      | Max                      | Unit |
|---------------------------|---------------------------------------------|--------------------------|--------------------------|------|
| t <sub>w(NE)</sub>        | FSMC_NE low time                            | 8T <sub>HCLK</sub> - 1   | 8T <sub>HCLK</sub> + 0.5 |      |
| t <sub>w(NWE)</sub>       | FSMC_NWE low time                           | 6T <sub>HCLK</sub> + 0.5 | 6T <sub>HCLK</sub> + 1   | ns   |
| t <sub>su(NWAIT_NE)</sub> | FSMC_NWAIT valid before FSMC_NEx high       | 6T <sub>HCLK</sub> + 0.5 | 1                        | 113  |
| t <sub>h(NE_NWAIT)</sub>  | FSMC_NEx hold time after FSMC_NWAIT invalid | 4T <sub>HCLK</sub> + 1   | -                        |      |

- 1.  $C_L = 30 pF$ .
- 2. Based on characterization, not tested in production.

Figure 52. Asynchronous multiplexed PSRAM/NOR read waveforms



Table 88. Asynchronous multiplexed PSRAM/NOR read timings<sup>(1)(2)</sup>

| Symbol                    | Parameter                                              | Min                     | Max                      | Unit |
|---------------------------|--------------------------------------------------------|-------------------------|--------------------------|------|
| t <sub>w(NE)</sub>        | FSMC_NE low time                                       | 3T <sub>HCLK</sub> – 1  | 3T <sub>HCLK</sub> + 0.5 |      |
| t <sub>v(NOE_NE)</sub>    | FSMC_NEx low to FSMC_NOE low                           | 2T <sub>HCLK</sub>      | 2T <sub>HCLK</sub> + 1   |      |
| t <sub>tw(NOE)</sub>      | FSMC_NOE low time                                      | T <sub>HCLK</sub> – 1.5 | T <sub>HCLK</sub>        |      |
| t <sub>h(NE_NOE)</sub>    | FSMC_NOE high to FSMC_NE high hold time                | 0                       | -                        |      |
| t <sub>v(A_NE)</sub>      | FSMC_NEx low to FSMC_A valid                           | -                       | 0.5                      |      |
| t <sub>v(NADV_NE)</sub>   | FSMC_NEx low to FSMC_NADV low                          | 0                       | 1                        |      |
| t <sub>w(NADV)</sub>      | FSMC_NADV low time                                     | T <sub>HCLK</sub> - 0.5 | T <sub>HCLK</sub> + 0.5  |      |
| t <sub>h(AD_NADV)</sub>   | FSMC_AD(address) valid hold time after FSMC_NADV high) | 0                       | -                        | ns   |
| t <sub>h(A_NOE)</sub>     | Address hold time after FSMC_NOE high                  | T <sub>HCLK</sub> - 0.5 | -                        |      |
| t <sub>h(BL_NOE)</sub>    | FSMC_BL time after FSMC_NOE high                       | 0                       | -                        |      |
| t <sub>v(BL_NE)</sub>     | FSMC_NEx low to FSMC_BL valid                          | -                       | 0.5                      |      |
| t <sub>su(Data_NE)</sub>  | Data to FSMC_NEx high setup time                       | T <sub>HCLK</sub> - 2   | 1                        |      |
| t <sub>su(Data_NOE)</sub> | Data to FSMC_NOE high setup time                       | T <sub>HCLK</sub> - 2   | -                        |      |
| t <sub>h(Data_NE)</sub>   | Data hold time after FSMC_NEx high                     | 0                       | -                        |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FSMC_NOE high                     | 0                       | -                        |      |

<sup>1.</sup>  $C_L = 30 pF$ .

Table 89. Asynchronous multiplexed PSRAM/NOR read-NWAIT timings<sup>(1)(2)</sup>

| Symbol                    | Parameter                                   | Min                    | Max                      | Unit |
|---------------------------|---------------------------------------------|------------------------|--------------------------|------|
| t <sub>w(NE)</sub>        | FSMC_NE low time                            | 8T <sub>HCLK</sub> - 1 | 8T <sub>HCLK</sub> + 0.5 |      |
| t <sub>w(NOE)</sub>       | FSMC_NWE low time                           | 5T <sub>HCLK</sub>     | 5T <sub>HCLK</sub> + 0.5 | 20   |
| t <sub>su(NWAIT_NE)</sub> | FSMC_NWAIT valid before FSMC_NEx high       | 5T <sub>HCLK</sub> - 1 | -                        | ns   |
| t <sub>h(NE_NWAIT)</sub>  | FSMC_NEx hold time after FSMC_NWAIT invalid | 4T <sub>HCLK</sub> + 1 | -                        |      |

<sup>1.</sup>  $C_L = 30 pF$ .

<sup>2.</sup> Based on characterization, not tested in production.

<sup>2.</sup> Based on characterization, not tested in production.



Figure 53. Asynchronous multiplexed PSRAM/NOR write waveforms

Table 90. Asynchronous multiplexed PSRAM/NOR write timings<sup>(1)(2)</sup>

| Table 30. Asynchronous multiplexed I SICAM/NOT write timings |                                                       |                         |                          |      |  |  |
|--------------------------------------------------------------|-------------------------------------------------------|-------------------------|--------------------------|------|--|--|
| Symbol                                                       | Parameter                                             | Min                     | Max                      | Unit |  |  |
| t <sub>w(NE)</sub>                                           | FSMC_NE low time                                      | 4T <sub>HCLK</sub> - 1  | 4T <sub>HCLK</sub> +0.5  |      |  |  |
| t <sub>v(NWE_NE)</sub>                                       | FSMC_NEx low to FSMC_NWE low                          | T <sub>HCLK</sub>       | T <sub>HCLK</sub> + 1    |      |  |  |
| t <sub>w(NWE)</sub>                                          | FSMC_NWE low time                                     | 2T <sub>HCLK</sub> - 1  | 2T <sub>HCLK</sub> + 0.5 |      |  |  |
| t <sub>h(NE_NWE)</sub>                                       | FSMC_NWE high to FSMC_NE high hold time               | T <sub>HCLK</sub> - 1.5 | -                        |      |  |  |
| t <sub>v(A_NE)</sub>                                         | FSMC_NEx low to FSMC_A valid                          | -                       | 2                        |      |  |  |
| t <sub>v(NADV_NE)</sub>                                      | FSMC_NEx low to FSMC_NADV low                         |                         | 1                        |      |  |  |
| t <sub>w(NADV)</sub>                                         | FSMC_NADV low time                                    | T <sub>HCLK</sub> – 0.5 | T <sub>HCLK</sub> + 0.5  | ns   |  |  |
| t <sub>h(AD_NADV)</sub>                                      | FSMC_AD(adress) valid hold time after FSMC_NADV high) | T <sub>HCLK</sub>       | -                        |      |  |  |
| t <sub>h(A_NWE)</sub>                                        | Address hold time after FSMC_NWE high                 | T <sub>HCLK</sub> - 1.5 | -                        |      |  |  |
| t <sub>h(BL_NWE)</sub>                                       | FSMC_BL hold time after FSMC_NWE high                 | T <sub>HCLK</sub>       | -                        |      |  |  |
| t <sub>v(BL_NE)</sub>                                        | FSMC_NEx low to FSMC_BL valid                         | -                       | 1.5                      |      |  |  |
| t <sub>v(Data_NADV)</sub>                                    | FSMC_NADV high to Data valid                          | -                       | T <sub>HCLK</sub> + 2    |      |  |  |
| t <sub>h(Data_NWE)</sub>                                     | Data hold time after FSMC_NWE high                    | T <sub>HCLK</sub> + 0.5 | -                        |      |  |  |

<sup>1.</sup> C<sub>L</sub> = 30 pF.

Table 91. Asynchronous multiplexed PSRAM/NOR write-NWAIT timings<sup>(1)(2)</sup>

| Symbol                    | Parameter                                                       | Min                    | Max                      | Unit |
|---------------------------|-----------------------------------------------------------------|------------------------|--------------------------|------|
| t <sub>w(NE)</sub>        | FSMC_NE low time                                                | 9T <sub>HCLK</sub> - 1 | 9T <sub>HCLK</sub> + 0.5 |      |
| t <sub>w(NWE)</sub>       | FSMC_NWE low time 7T <sub>H</sub>                               |                        | 7T <sub>HCLK</sub> + 0.5 | ns   |
| t <sub>su(NWAIT_NE)</sub> | t <sub>su(NWAIT_NE)</sub> FSMC_NWAIT valid before FSMC_NEx high |                        | -                        |      |
| t <sub>h(NE_NWAIT)</sub>  | FSMC NEx hold time after FSMC NWAIT                             |                        | -                        |      |

<sup>1.</sup>  $C_L = 30 pF$ .

## Synchronous waveforms and timings

Figure 54 through Figure 57 represent synchronous waveforms and Table 92 through Table 95 provide the corresponding timings. The results shown in these tables are obtained with the following FSMC configuration:

- BurstAccessMode = FSMC\_BurstAccessMode\_Enable;
- MemoryType = FSMC\_MemoryType\_CRAM;
- WriteBurst = FSMC WriteBurst Enable;
- CLKDivision = 1; (0 is not supported, see the STM32F446 reference manual: RM0402)
- DataLatency = 1 for NOR Flash; DataLatency = 0 for PSRAM



<sup>2.</sup> Based on characterization, not tested in production.

<sup>2.</sup> Based on characterization, not tested in production.

In all timing tables, the  $T_{HCLK}$  is the HCLK clock period (with maximum FSMC\_CLK = 90 MHz).



Figure 54. Synchronous multiplexed NOR/PSRAM read timings

Table 92. Synchronous multiplexed NOR/PSRAM read timings<sup>(1)(2)</sup>

| Symbol                      | Parameter                                      | Min                      | Max | Unit |
|-----------------------------|------------------------------------------------|--------------------------|-----|------|
| t <sub>w(CLK)</sub>         | FSMC_CLK period                                | 2T <sub>HCLK</sub> - 0.5 | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FSMC_CLK low to FSMC_NEx low (x=02)            | -                        | 1   |      |
| t <sub>d(CLKH_NExH)</sub>   | FSMC_CLK high to FSMC_NEx high (x= 02)         | T <sub>HCLK</sub> + 0.5  | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FSMC_CLK low to FSMC_NADV low                  | -                        | 1   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FSMC_CLK low to FSMC_NADV high                 | 0                        | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FSMC_CLK low to FSMC_Ax valid (x=1625)         | -                        | 2   |      |
| t <sub>d(CLKH-AIV)</sub>    | FSMC_CLK high to FSMC_Ax invalid (x=1625)      | T <sub>HCLK</sub>        | -   |      |
| t <sub>d(CLKL-NOEL)</sub>   | FSMC_CLK low to FSMC_NOE low                   | -                        | 1.5 | ns   |
| t <sub>d(CLKH-NOEH)</sub>   | FSMC_CLK high to FSMC_NOE high                 | T <sub>HCLK</sub>        | -   |      |
| t <sub>d(CLKL-ADV)</sub>    | FSMC_CLK low to FSMC_AD[15:0] valid            | -                        | 2.5 |      |
| t <sub>d(CLKL-ADIV)</sub>   | FSMC_CLK low to FSMC_AD[15:0] invalid          | 0                        | -   |      |
| t <sub>su(ADV-CLKH)</sub>   | FSMC_A/D[15:0] valid data before FSMC_CLK high | 1                        | -   |      |
| t <sub>h(CLKH-ADV)</sub>    | FSMC_A/D[15:0] valid data after FSMC_CLK high  | 2                        | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FSMC_NWAIT valid before FSMC_CLK high          | 2                        | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FSMC_NWAIT valid after FSMC_CLK high           | 2                        | -   |      |

<sup>1.</sup> C<sub>L</sub> = 30 pF.

<sup>2.</sup> Based on characterization, not tested in production.



Figure 55. Synchronous multiplexed PSRAM write timings

Table 93. Synchronous multiplexed PSRAM write timings $^{(1)(2)}$ 

| Symbol                      | Parameter                                            | Min                      | Max | Unit |
|-----------------------------|------------------------------------------------------|--------------------------|-----|------|
| t <sub>w(CLK)</sub>         | FSMC_CLK period, V <sub>DD</sub> range= 2.7 to 3.6 V | 2T <sub>HCLK</sub> - 0.5 | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FSMC_CLK low to FSMC_NEx low (x= 02)                 | -                        | 1   |      |
| t <sub>d(CLKH-NExH)</sub>   | FSMC_CLK high to FSMC_NEx high (x= 02)               | T <sub>HCLK</sub> + 0.5  | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FSMC_CLK low to FSMC_NADV low                        | -                        | 1   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FSMC_CLK low to FSMC_NADV high                       | 0                        | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FSMC_CLK low to FSMC_Ax valid (x=1625)               | -                        | 2   |      |
| t <sub>d(CLKH-AIV)</sub>    | FSMC_CLK high to FSMC_Ax invalid (x=1625)            | T <sub>HCLK</sub>        | -   |      |
| t <sub>d(CLKL-NWEL)</sub>   | FSMC_CLK low to FSMC_NWE low                         | -                        | 1.5 | ns   |
| t <sub>(CLKH-NWEH)</sub>    | FSMC_CLK high to FSMC_NWE high                       | T <sub>HCLK</sub> + 0.5  | -   | 115  |
| t <sub>d(CLKL-ADV)</sub>    | FSMC_CLK low to FSMC_AD[15:0] valid                  | -                        | 2.5 |      |
| t <sub>d(CLKL-ADIV)</sub>   | FSMC_CLK low to FSMC_AD[15:0] invalid                | 0                        | -   |      |
| t <sub>d(CLKL-DATA)</sub>   | FSMC_A/D[15:0] valid data after FSMC_CLK low         | -                        | 4   |      |
| t <sub>d(CLKL-NBLL)</sub>   | SMC_CLK low to FSMC_NBL low -                        |                          | 3   |      |
| t <sub>d(CLKH-NBLH)</sub>   | FSMC_CLK high to FSMC_NBL high T                     |                          | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FSMC_NWAIT valid before FSMC_CLK high                | 2                        | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FSMC_NWAIT valid after FSMC_CLK high                 | 2                        | -   |      |

<sup>1.</sup> C<sub>L</sub> = 30 pF.

<sup>2.</sup> Based on characterization, not tested in production.



Figure 56. Synchronous non-multiplexed NOR/PSRAM read timings

Table 94. Synchronous non-multiplexed NOR/PSRAM read timings<sup>(1)(2)</sup>

| Symbol                      | Parameter                                   | Min                      | Max | Unit |
|-----------------------------|---------------------------------------------|--------------------------|-----|------|
| t <sub>w(CLK)</sub>         | FSMC_CLK period                             | 2T <sub>HCLK</sub> - 0.5 | -   |      |
| t <sub>(CLKL-NExL)</sub>    | FSMC_CLK low to FSMC_NEx low (x=02)         | -                        | 1   |      |
| t <sub>d(CLKH-NExH)</sub>   | FSMC_CLK high to FSMC_NEx high (x= 02)      | T <sub>HCLK</sub> +0.5   | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FSMC_CLK low to FSMC_NADV low               | -                        | 1   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FSMC_CLK low to FSMC_NADV high              | 0                        | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FSMC_CLK low to FSMC_Ax valid (x=1625)      | -                        | 2   |      |
| t <sub>d(CLKH-AIV)</sub>    | FSMC_CLK high to FSMC_Ax invalid (x=1625)   | T <sub>HCLK</sub>        | -   | ns   |
| t <sub>d(CLKL-NOEL)</sub>   | FSMC_CLK low to FSMC_NOE low                | -                        | 1.5 |      |
| t <sub>d(CLKH-NOEH)</sub>   | FSMC_CLK high to FSMC_NOE high              | T <sub>HCLK</sub>        | -   |      |
| t <sub>su(DV-CLKH)</sub>    | FSMC_D[15:0] valid data before FSMC_CLK     |                          | -   |      |
| t <sub>h(CLKH-DV)</sub>     | FSMC_D[15:0] valid data after FSMC_CLK high | 2                        | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FSMC_NWAIT valid before FSMC_CLK high       | 2                        | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FSMC_NWAIT valid after FSMC_CLK high        | 2                        | -   |      |

- 1.  $C_L = 30 pF$ .
- 2. Based on characterization, not tested in production.



**Symbol Parameter** Min Max Unit FSMC CLK period 2T<sub>HCLK</sub> - 0.5 t<sub>w(CLK)</sub> FSMC CLK low to FSMC NEx low (x=0..2) t<sub>d(CLKL-NExL)</sub> FSMC CLK high to FSMC NEx high (x = 0...2) $T_{HCLK} + 0.5$ t<sub>d(CLKH-NExH)</sub> FSMC CLK low to FSMC NADV low 1  $\mathsf{t}_{\mathsf{d}(\mathsf{CLKL} ext{-}\mathsf{NADVL})}$ FSMC\_CLK low to FSMC\_NADV high 0 t<sub>d(CLKL-NADVH)</sub> FSMC CLK low to FSMC Ax valid (x=16...25) 2 t<sub>d(CLKL-AV)</sub> FSMC CLK high to FSMC Ax invalid (x=16...25) T<sub>HCLK</sub> t<sub>d(CLKH-AIV)</sub> ns FSMC\_CLK low to FSMC\_NWE low 1.5 t<sub>d(CLKL-NWEL)</sub> T<sub>HCLK</sub> + 0.5 FSMC CLK high to FSMC NWE high t<sub>d(CLKH-NWEH)</sub> FSMC\_D[15:0] valid data after FSMC\_CLK low 4 t<sub>d(CLKL-Data)</sub> FSMC CLK low to FSMC NBL low 3 t<sub>d(CLKL-NBLL)</sub> FSMC\_CLK high to FSMC\_NBL high t<sub>d(CLKH-NBLH)</sub> T<sub>HCLK</sub> \_ t<sub>su(NWAIT-</sub> FSMC\_NWAIT valid before FSMC\_CLK high 2 CLKH) 2 FSMC\_NWAIT valid after FSMC\_CLK high t<sub>h(CLKH-NWAIT)</sub>

Table 95. Synchronous non-multiplexed PSRAM write timings<sup>(1)(2)</sup>

## 6.3.26 SD/SDIO MMC/eMMC card host interface (SDIO) characteristics

Unless otherwise specified, the parameters given in *Table 96* for the SDIO are derived from tests performed under the ambient temperature,  $f_{PCLK2}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 16*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.16: I/O port characteristics for more details on the input/output characteristics.

<sup>1.</sup>  $C_1 = 30 pF$ .

<sup>2.</sup> Based on characterization, not tested in production.

CK
D, CMD
(output)
D, CMD
(input)
ai14887

Figure 58. SDIO high-speed mode

Figure 59. SD default mode



Table 96. Dynamic characteristics: SD / MMC characteristics $^{(1)(2)}$ 

| Symbol                                                  | Parameter Conditions Min              |            | Тур | Max  | Unit |     |
|---------------------------------------------------------|---------------------------------------|------------|-----|------|------|-----|
| f <sub>PP</sub>                                         | Clock frequency in data transfer mode | -          | 0   | -    | 50   | MHz |
| -                                                       | SDIO_CK/fPCLK2 frequency ratio        | -          | -   | -    | 8/3  | -   |
| t <sub>W(CKL)</sub>                                     | Clock low time                        | fpp =50MHz | 9.5 | 10.5 | -    | 200 |
| t <sub>W(CKH)</sub>                                     | Clock high time                       | fpp =50MHz | 8.5 | 9.5  | -    | ns  |
| MD, D inp                                               | outs (referenced to CK) in MMC and SE | ) HS mode  |     |      |      |     |
| t <sub>ISU</sub>                                        | Input setup time HS                   | fpp =50MHz | 4   | -    | -    |     |
| t <sub>IH</sub>                                         | Input hold time HS                    | fpp =50MHz | 2.5 | -    | -    | ns  |
| CMD, D outputs (referenced to CK) in MMC and SD HS mode |                                       |            |     |      |      |     |
| t <sub>OV</sub>                                         | Output valid time HS                  | fpp =50MHz | -   | 13   | 13.5 | 200 |
| t <sub>OH</sub>                                         | Output hold time HS                   | fpp =50MHz | 11  | -    | -    | ns  |

Table 96. Dynamic characteristics: SD / MMC characteristics<sup>(1)(2)</sup> (continued)

| Symbol                                               | Parameter                    | Conditions  | Min | Тур | Max  | Unit |
|------------------------------------------------------|------------------------------|-------------|-----|-----|------|------|
| CMD, D inputs (referenced to CK) in SD default mode  |                              |             |     |     |      |      |
| t <sub>ISUD</sub>                                    | Input setup time SD          | fpp =25MHz  | 2.5 | -   | -    |      |
| t <sub>IHD</sub>                                     | Input hold time SD           | fpp =25MHz  | 2.5 | -   | - ns |      |
| CMD, D outputs (referenced to CK) in SD default mode |                              |             |     |     |      |      |
| t <sub>OVD</sub>                                     | Output valid default time SD | fpp =25 MHz | -   | 1.5 | 2    |      |
| t <sub>OHD</sub>                                     | Output hold default time SD  | fpp =25 MHz | 0.5 | -   | -    | ns   |

<sup>1.</sup> Guaranteed by characterization results, not tested in production.

Table 97. Dynamic characteristics: eMMC characteristics  $V_{DD}$  = 1.7 V to 1.9  $V^{(1)(2)}$ 

| Symbol                                         | Parameter                             | Conditions | Min | Тур  | Max | Unit |
|------------------------------------------------|---------------------------------------|------------|-----|------|-----|------|
| f <sub>PP</sub>                                | Clock frequency in data transfer mode | -          | 0   | -    | 50  | MHz  |
| -                                              | SDIO_CK/fPCLK2 frequency ratio        | -          | -   | -    | 8/3 | -    |
| t <sub>W(CKL)</sub>                            | Clock low time                        | fpp =50MHz | 9.5 | 10.5 | -   | no   |
| t <sub>W(CKH)</sub>                            | Clock high time                       | fpp =50MHz | 8.5 | 9.5  | -   | ns   |
| CMD, D inp                                     | outs (referenced to CK) in eMMC mode  | )          |     |      |     |      |
| t <sub>ISU</sub>                               | Input setup time HS                   | fpp =50MHz | 3.5 | -    | -   | no   |
| t <sub>IH</sub>                                | Input hold time HS                    | fpp =50MHz | 4   | -    | -   | ns   |
| CMD, D outputs (referenced to CK) in eMMC mode |                                       |            |     |      |     |      |
| t <sub>OV</sub>                                | Output valid time HS                  | fpp =50MHz | -   | 13.5 | 15  | no   |
| t <sub>OH</sub>                                | Output hold time HS                   | fpp =50MHz | 12  | -    | -   | ns   |

<sup>1.</sup> Guaranteed by characterization results, not tested in production.

## 6.3.27 RTC characteristics

**Table 98. RTC characteristics** 

| Symbol | Parameter                                  | Conditions                                       | Min | Max |
|--------|--------------------------------------------|--------------------------------------------------|-----|-----|
| -      | f <sub>PCLK1</sub> /RTCCLK frequency ratio | Any read/write operation from/to an RTC register | 4   | -   |

<sup>2.</sup>  $V_{DD} = 2.7 \text{ to } 3.6 \text{ V}.$ 

<sup>2.</sup>  $C_{LOAD} = 20 pF$ .

# 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

## 7.1 Device marking

Refer to technical note "Reference device marking schematics for STM32 microcontrollers and microprocessors" (TN1433) available on <a href="https://www.st.com">www.st.com</a>, for the location of pin 1 / ball A1 as well as the location and orientation of the marking areas versus pin 1 / ball A1.

Parts marked as "ES", "E" or accompanied by an engineering sample notification letter, are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

STM32F412xE/G Package information

# 7.2 WLCSP64 package information (A04F)

This WLCSP is a 64-ball, 3.658 x 3.658 mm, 0.4 mm pitch wafer level chip scale.



Figure 60. WLCSP64 - Outline

1. Drawing is not to scale.

Table 99. WLCSP64 - Mechanical data

| Symbol            |       | millimeters |       |        | inches <sup>(1)</sup> |        |
|-------------------|-------|-------------|-------|--------|-----------------------|--------|
| Symbol            | Min   | Тур         | Max   | Min    | Тур                   | Max    |
| А                 | 0.525 | 0.555       | 0.585 | 0.0207 | 0.0219                | 0.0230 |
| A1                | -     | 0.170       | -     | -      | 0.0067                | -      |
| A2                | -     | 0.380       | -     | -      | 0.0150                | -      |
| A3 <sup>(2)</sup> | -     | 0.025       | -     | -      | 0.0010                | -      |

| Table 99. WLCSP64 - Mechan | ical data (continued) |
|----------------------------|-----------------------|
|                            |                       |

| Symbol           |       | millimeters |       | inches <sup>(1)</sup> |        |        |
|------------------|-------|-------------|-------|-----------------------|--------|--------|
| Symbol           | Min   | Тур         | Max   | Min                   | Тур    | Max    |
| b <sup>(3)</sup> | 0.220 | 0.250       | 0.280 | 0.0087                | 0.0098 | 0.0110 |
| D                | 3.588 | 3.623       | 3.658 | 0.1413                | 0.1426 | 0.1440 |
| Е                | 3.616 | 3.651       | 3.686 | 0.1424                | 0.1437 | 0.1451 |
| е                | -     | 0.400       | -     | -                     | 0.0157 | -      |
| e1               | -     | 2.800       | -     | -                     | 0.1102 | -      |
| e2               | -     | 2.800       | -     | -                     | 0.1102 | -      |
| F                | -     | 0.4115      | -     | -                     | 0.0162 | -      |
| G                | -     | 0.4255      | -     | -                     | 0.0168 | -      |
| aaa              | -     | -           | 0.100 | -                     | -      | 0.0039 |
| bbb              | -     | -           | 0.100 | -                     | -      | 0.0039 |
| ccc              | -     | -           | 0.100 | -                     | -      | 0.0039 |
| ddd              | -     | -           | 0.050 | -                     | -      | 0.0020 |
| eee              | -     | -           | 0.050 | -                     | -      | 0.0020 |

- 1. Values in inches are converted from mm and rounded to 4 decimal digits.
- 2. Back side coating.
- 3. Dimension is measured at the maximum bump diameter parallel to primary datum Z.

Figure 61. WLCSP64 - Footprint example



Table 100. WLCSP64 - Example of PCB design rules (0.4 mm pitch)

| Dimension         | Recommended values                                               |  |  |
|-------------------|------------------------------------------------------------------|--|--|
| Pitch             | 0.4 mm                                                           |  |  |
| Dpad              | 0.225 mm                                                         |  |  |
| Dsm               | 0.290 mm typ. (depends on the soldermask registration tolerance) |  |  |
| Stencil opening   | 0.250 mm                                                         |  |  |
| Stencil thickness | 0.100 mm                                                         |  |  |

## **Device marking for WLCSP64**

The following figure gives an example of topside marking and pin 1 position identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.



Figure 62. WLCSP64 marking example (package top view)

1. Parts marked as "ES" or "E" or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

# 7.3 UFQFPN48 package information (A0B9)

This UFQFPN is a 48-lead, 7 x 7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package.



Figure 63. UFQFPN48 - Outline

- 1. Drawing is not to scale.
- 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life.
- 3. There is an exposed die pad on the underside of the UFQFPN48 package. It is recommended to connect and solder this back-side pad to PCB ground.

inches<sup>(1)</sup> millimeters **Symbol** Min Max Min Typ Typ Max 0.500 0.550 0.600 0.0197 0.0217 0.0236 Α A1 0.000 0.020 0.050 0.0000 0.0008 0.0020 А3 -0.152 -0.0060 0.200 0.250 0.0079 0.0098 b 0.300 0.0118  $D^{(2)}$ 6.900 7.000 7.100 0.2717 0.2756 0.2795 D1 5.400 5.500 5.600 0.2126 0.2165 0.2205 D2<sup>(3)</sup> 5.500 5.600 5.700 0.2165 0.2205 0.2244  $E^{(2)}$ 6.900 7.000 7.100 0.2717 0.2756 0.2795 E1 5.400 0.2165 0.2205 5.500 5.600 0.2126  $E2^{(3)}$ 5.500 5.600 5.700 0.2165 0.2205 0.2244 0.500 0.0197 L 0.300 0.400 0.500 0.0118 0.0157 0.0197

Table 101. UFQFPN48 - Mechanical data

- 1. Values in inches are converted from mm and rounded to four decimal digits.
- 2. Dimensions D and E do not include mold protrusion, not exceed 0.15 mm.
- 3. Dimensions D2 and E2 are not in accordance with JEDEC.

ddd



Figure 64. UFQFPN48 - Footprint example

0.080

1. Dimensions are expressed in millimeters.

0.0031

## 7.4 LQFP64 package information (5W)

This LQFP is 64-pin, 10 x 10 mm low-profile quad flat package.

Note: See list of notes in the notes section.

Figure 65. LQFP64 - Outline<sup>(15)</sup>



Table 102. LQFP64 - Mechanical data

| Symbol               | millimeters          |      |      | inches <sup>(14)</sup> |        |        |
|----------------------|----------------------|------|------|------------------------|--------|--------|
|                      | Min                  | Тур  | Max  | Min                    | Тур    | Max    |
| Α                    | -                    | -    | 1.60 | -                      | -      | 0.0630 |
| A1 <sup>(12)</sup>   | 0.05                 | -    | 0.15 | 0.0020                 | -      | 0.0059 |
| A2                   | 1.35                 | 1.40 | 1.45 | 0.0531                 | 0.0551 | 0.0570 |
| b <sup>(9)(11)</sup> | 0.17                 | 0.22 | 0.27 | 0.0067                 | 0.0087 | 0.0106 |
| b1 <sup>(11)</sup>   | 0.17                 | 0.20 | 0.23 | 0.0067                 | 0.0079 | 0.0091 |
| c <sup>(11)</sup>    | 0.09                 | -    | 0.20 | 0.0035                 | -      | 0.0079 |
| c1 <sup>(11)</sup>   | 0.09                 | -    | 0.16 | 0.0035                 | -      | 0.0063 |
| D <sup>(4)</sup>     | 12.00 BSC 0.4724 BSC |      |      |                        |        |        |
| D1 <sup>(2)(5)</sup> | 10.00 BSC            |      |      | 0.3937 BSC             |        |        |
| E <sup>(4)</sup>     | 12.00 BSC            |      |      | 0.4724 BSC             |        |        |
| E1 <sup>(2)(5)</sup> | 10.00 BSC            |      |      | 0.3937 BSC             |        |        |
| е                    | 0.50 BSC             |      |      | 0.1970 BSC             |        |        |
| L                    | 0.45                 | 0.60 | 0.75 | 0.0177                 | 0.0236 | 0.0295 |
| L1                   | 1.00 REF             |      |      | 0.0394 REF             |        |        |
| N <sup>(13)</sup>    | 64                   |      |      |                        |        |        |
| θ                    | 0°                   | 3.5° | 7°   | 0°                     | 3.5°   | 7°     |
| θ1                   | 0°                   | -    | -    | 0°                     | -      | -      |
| θ2                   | 10°                  | 12°  | 14°  | 10°                    | 12°    | 14°    |
| θ3                   | 10°                  | 12°  | 14°  | 10°                    | 12°    | 14°    |
| R1                   | 0.08                 | -    | -    | 0.0031                 | -      | -      |
| R2                   | 0.08                 | -    | 0.20 | 0.0031                 | -      | 0.0079 |
| S                    | 0.20                 | -    | _    | 0.0079                 | -      | -      |
| aaa <sup>(1)</sup>   | 0.20                 |      |      | 0.0079                 |        |        |
| bbb <sup>(1)</sup>   | 0.20                 |      |      | 0.0079                 |        |        |
| ccc <sup>(1)</sup>   | 0.08                 |      |      | 0.0031                 |        |        |
| ddd <sup>(1)</sup>   | 0.08                 |      |      | 0.0031                 |        |        |

#### Notes:

- Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994.
- 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm.
- 3. Datums A-B and D to be determined at datum plane H.
- 4. To be determined at seating datum plane C.
- 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch.
- 6. Details of pin 1 identifier are optional but must be located within the zone indicated.
- 7. All Dimensions are in millimeters.
- 8. No intrusion allowed inwards the leads.
- 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages.
- 10. Exact shape of each corner is optional.
- 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- 12. A1 is defined as the distance from the seating plane to the lowest point on the package body.
- 13. "N" is the number of terminal positions for the specified body size.
- 14. Values in inches are converted from mm and rounded to 4 decimal digits.
- 15. Drawing is not to scale.



Figure 66. LQFP64 - Footprint example

1. Dimensions are expressed in millimeters.

STM32F412xE/G Package information

# 7.5 LQFP100 package information (1L)

This LQFP is 100 lead, 14 x 14 mm low-profile quad flat package.

Note: See list of notes in the notes section.

Figure 67. LQFP100 - Outline<sup>(15)</sup>



Table 103. LQFP100 - Mechanical data

| 0                     | millimeters |           |      | inches <sup>(14)</sup> |        |        |
|-----------------------|-------------|-----------|------|------------------------|--------|--------|
| Symbol                | Min         | Тур       | Max  | Min                    | Тур    | Max    |
| А                     | -           | 1.50      | 1.60 | -                      | 0.0590 | 0.0630 |
| A1 <sup>(12)</sup>    | 0.05        | -         | 0.15 | 0.0019                 | -      | 0.0059 |
| A2                    | 1.35        | 1.40      | 1.45 | 0.0531                 | 0.0551 | 0.0570 |
| b <sup>(9)(11)</sup>  | 0.17        | 0.22      | 0.27 | 0.0067                 | 0.0087 | 0.0106 |
| b1 <sup>(11)</sup>    | 0.17        | 0.20      | 0.23 | 0.0067                 | 0.0079 | 0.0090 |
| c <sup>(11)</sup>     | 0.09        | -         | 0.20 | 0.0035                 | -      | 0.0079 |
| c1 <sup>(11)</sup>    | 0.09        | -         | 0.16 | 0.0035                 | -      | 0.0063 |
| D <sup>(4)</sup>      |             | 16.00 BSC |      | 0.6299 BSC             |        |        |
| D1 <sup>(2)(5)</sup>  | 14.00 BSC   |           |      | 0.5512 BSC             |        |        |
| E <sup>(4)</sup>      | 16.00 BSC   |           |      | 0.6299 BSC             |        |        |
| E1 <sup>(2)(5)</sup>  | 14.00 BSC   |           |      | 0.5512 BSC             |        |        |
| е                     | 0.50 BSC    |           |      | 0.0197 BSC             |        |        |
| L                     | 0.45        | 0.60      | 0.75 | 0.177                  | 0.0236 | 0.0295 |
| L1 <sup>(1)(11)</sup> | 1.00        |           |      | -                      | 0.0394 | -      |
| N <sup>(13)</sup>     | 100         |           |      |                        |        |        |
| θ                     | 0°          | 3.5°      | 7°   | 0°                     | 3.5°   | 7°     |
| θ1                    | 0°          | -         | -    | 0°                     | -      | -      |
| θ2                    | 10°         | 12°       | 14°  | 10°                    | 12°    | 14°    |
| θ3                    | 10°         | 12°       | 14°  | 10°                    | 12°    | 14°    |
| R1                    | 0.08        | -         | -    | 0.0031                 | -      | -      |
| R2                    | 0.08        | -         | 0.20 | 0.0031                 | -      | 0.0079 |
| S                     | 0.20        | -         | -    | 0.0079                 | -      | -      |
| aaa <sup>(1)</sup>    | 0.20        |           |      | 0.0079                 |        |        |
| bbb <sup>(1)</sup>    | 0.20        |           |      | 0.0079                 |        |        |
| ccc <sup>(1)</sup>    | 0.08        |           |      | 0.0031                 |        |        |
| ddd <sup>(1)</sup>    | 0.08        |           |      | 0.0031                 |        |        |

STM32F412xE/G Package information

#### Notes:

- Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994.
- 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm.
- 3. Datums A-B and D to be determined at datum plane H.
- To be determined at seating datum plane C.
- Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch.
- Details of pin 1 identifier are optional but must be located within the zone indicated.
- All Dimensions are in millimeters.
- 8. No intrusion allowed inwards the leads.
- Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages.
- 10. Exact shape of each corner is optional.
- 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- 12. A1 is defined as the distance from the seating plane to the lowest point on the package
- 13. "N" is the number of terminal positions for the specified body size.
- 14. Values in inches are converted from mm and rounded to 4 decimal digits.
- 15. Drawing is not to scale.

16.7 1L LQFP100 FP V1

Figure 68. LQFP100 - Footprint example

1. Dimensions are expressed in millimeters.

# 7.6 LQFP144 package information (1A)

This LQFP is a 144-pin, 20 x 20 mm low-profile quad flat package.

Note: See list of notes in the notes section.

Figure 69. LQFP144 - Outline<sup>(15)</sup>



DS11139 Rev 9

Table 104. LQFP144 - Mechanical data

| Symbol               | millimeters |      |      | inches <sup>(14)</sup> |            |        |  |  |
|----------------------|-------------|------|------|------------------------|------------|--------|--|--|
|                      | Min         | Тур  | Max  | Min                    | Тур        | Max    |  |  |
| Α                    | -           | -    | 1.60 | -                      | -          | 0.0630 |  |  |
| A1 <sup>(12)</sup>   | 0.05        | -    | 0.15 | 0.0020                 | -          | 0.0059 |  |  |
| A2                   | 1.35        | 1.40 | 1.45 | 0.0531                 | 0.0551     | 0.0571 |  |  |
| b <sup>(9)(11)</sup> | 0.17        | 0.22 | 0.27 | 0.0067                 | 0.0087     | 0.0106 |  |  |
| b1 <sup>(11)</sup>   | 0.17        | 0.20 | 0.23 | 0.0067                 | 0.0079     | 0.0090 |  |  |
| c <sup>(11)</sup>    | 0.09        | -    | 0.20 | 0.0035                 | -          | 0.0079 |  |  |
| c1 <sup>(11)</sup>   | 0.09        | -    | 0.16 | 0.0035                 | -          | 0.0063 |  |  |
| D <sup>(4)</sup>     | 22.00 BSC   |      |      |                        | 0.8661 BSC |        |  |  |
| D1 <sup>(2)(5)</sup> | 20.00 BSC   |      |      |                        | 0.7874 BSC |        |  |  |
| E <sup>(4)</sup>     | 22.00 BSC   |      |      | 0.8661 BSC             |            |        |  |  |
| E1 <sup>(2)(5)</sup> | 20.00 BSC   |      |      | 0.7874 BSC             |            |        |  |  |
| е                    | 0.50 BSC    |      |      | 0.0197 BSC             |            |        |  |  |
| L                    | 0.45        | 0.60 | 0.75 | 0.0177                 | 0.0236     | 0.0295 |  |  |
| L1                   | 1.00 REF    |      |      | 0.0394 REF             |            |        |  |  |
| N <sup>(13)</sup>    |             |      | 1    | 44                     |            |        |  |  |
| θ                    | 0°          | 3.5° | 7°   | 0°                     | 3.5°       | 7°     |  |  |
| θ1                   | 0°          | -    | -    | 0°                     | -          | -      |  |  |
| θ2                   | 10°         | 12°  | 14°  | 10°                    | 12°        | 14°    |  |  |
| θ3                   | 10°         | 12°  | 14°  | 10°                    | 12°        | 14°    |  |  |
| R1                   | 0.08        | -    | -    | 0.0031                 | -          | -      |  |  |
| R2                   | 0.08        | -    | 0.20 | 0.0031                 | -          | 0.0079 |  |  |
| S                    | 0.20        | -    | -    | 0.0079                 | -          | -      |  |  |
| aaa                  | 0.20        |      |      | 0.0079                 |            |        |  |  |
| bbb                  | 0.20        |      |      | 0.0079                 |            |        |  |  |
| CCC                  | 0.08        |      |      | 0.0031                 |            |        |  |  |
| ddd                  | 0.08        |      |      | 0.0031                 |            |        |  |  |

#### Notes:

- 1. Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994.
- 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm.
- 3. Datums A-B and D to be determined at datum plane H.
- 4. To be determined at seating datum plane C.
- 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch.
- 6. Details of pin 1 identifier are optional but must be located within the zone indicated.
- 7. All Dimensions are in millimeters.
- 8. No intrusion allowed inwards the leads.
- 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages.
- 10. Exact shape of each corner is optional.
- 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- 12. A1 is defined as the distance from the seating plane to the lowest point on the package body.
- 13. "N" is the number of terminal positions for the specified body size.
- 14. Values in inches are converted from mm and rounded to 4 decimal digits.
- 15. Drawing is not to scale.



Figure 70. LQFP144 - Footprint example

1. Dimensions are expressed in millimeters.

Package information STM32F412xE/G

## 7.7 UFBGA100 package information (A0C2)

This UFBGA is a 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package.

Note: See list of notes in the notes section.

Figure 71. UFBGA100 - Outline<sup>(13)</sup>



Table 105. UFBGA100 - Mechanical data

| O mak al            | millimeters <sup>(1)</sup> |          |      | inches <sup>(12)</sup> |            |        |
|---------------------|----------------------------|----------|------|------------------------|------------|--------|
| Symbol              | Min.                       | Тур.     | Max. | Min.                   | Тур.       | Max.   |
| A <sup>(2)(3)</sup> | -                          | -        | 0.60 | -                      | -          | 0.0236 |
| A1 <sup>(4)</sup>   | 0.05                       | -        | -    | 0.0020                 | -          | -      |
| A2                  | -                          | 0.43     | -    | -                      | 0.0169     | -      |
| b <sup>(5)</sup>    | 0.23                       | 0.28     | 0.33 | 0.0090                 | 0.0110     | 0.0130 |
| D <sup>(6)</sup>    |                            | 7.00 BSC |      |                        | 0.2756 BSC |        |
| D1                  |                            | 5.50 BSC |      |                        | 0.2165 BSC |        |
| E                   |                            | 7.00 BSC |      |                        | 0.2756 BSC |        |
| E1                  | 5.50 BSC                   |          |      | 0.2165 BSC             |            |        |
| e <sup>(9)</sup>    | 0.50 BSC                   |          |      |                        | 0.0197 BSC |        |
| N <sup>(11)</sup>   | 100                        |          |      |                        |            |        |
| SD <sup>(12)</sup>  | 0.25 BSC                   |          |      |                        | 0.0098 BSC |        |
| SE <sup>(12)</sup>  | 0.25 BSC                   |          |      |                        | 0.0098 BSC |        |
| aaa                 | 0.15                       |          |      |                        | 0.0059     |        |
| ccc                 | 0.20                       |          |      |                        | 0.0079     |        |
| ddd                 | 0.08                       |          |      |                        | 0.0031     |        |
| eee                 | 0.15                       |          |      |                        | 0.0059     |        |
| fff                 | 0.05                       |          |      |                        | 0.0020     |        |

## Notes:

- 1. Dimensioning and tolerancing schemes conform to ASME Y14.5M-2009 apart European projection.
- 2. UFBGA stands for ulta profile fine pitch ball grid array:  $0.50 \text{ mm} < A \le 0.65 \text{ mm}$  / fine pitch e < 1.00 mm.
- 3. The profile height, A, is the distance from the seating plane to the highest point on the package. It is measured perpendicular to the seating plane.
- 4. A1 is defined as the distance from the seating plane to the lowest point on the package body.
- 5. Dimension b is measured at the maximum diameter of the terminal (ball) in a plane parallel to primary datum C.
- BSC stands for BASIC dimensions. It corresponds to the nominal value and has no tolerance. For tolerances refer to form and position table. On the drawing these dimensions are framed.
- 7. Primary datum C is defined by the plane established by the contact points of three or more solder balls that support the device when it is placed on top of a planar surface.
- 8. The terminal (ball) A1 corner must be identified on the top surface of the package by using a corner chamfer, ink or metalized markings, or other feature of package body or

Package information STM32F412xE/G

integral heat slug. A distinguish feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional.

- 9. e represents the solder ball grid pitch.
- 10. N represents the total number of balls on the BGA.
- 11. Basic dimensions SD and SE are defined with respect to datums A and B. It defines the position of the centre ball(s) in the outer row or column of a fully populated matrix.
- 12. Values in inches are converted from mm and rounded to 4 decimal digits.
- 13. Drawing is not to scale.



Figure 72. UFBGA100 - Footprint example

Table 106. UFBGA100 - Example of PCB design rules (0.5 mm pitch BGA)

BGA\_WLCSP\_FT\_V1

Dsm

| Dimension         | Values                                                            |
|-------------------|-------------------------------------------------------------------|
| Pitch             | 0.50 mm                                                           |
| Dpad              | 0.280 mm                                                          |
| Dsm               | 0.370 mm typ. (depends on the solder mask registration tolerance) |
| Stencil opening   | 0.280 mm                                                          |
| Stencil thickness | Between 0.100 mm and 0.125 mm                                     |

STM32F412xE/G **Package information** 

#### **UFBGA144** package information (A0Y2) 7.8

This UFBGA is a 144-pin, 10 x 10 mm, 0.80 mm pitch, ultra fine pitch ball grid array package.

See list of notes in the notes section. Note:

Figure 73. UFBGA144 - Outline<sup>(13)</sup> 000000000 000000000000 00000000000 Κ



Package information STM32F412xE/G

inches<sup>(12)</sup> millimeters<sup>(1)</sup> **Symbol** Min. Тур. Max. Min. Max. Тур.  $A^{(2)(3)}$ 0.60 0.0236  $A1^{(4)}$ 0.05 0.0020 A2 0.43 0.0169  $h^{(5)}$ 0.35 0.40 0.45 0.0138 0.0157 0.0177 D 10.00 BSC<sup>(6)</sup> 0.3937 BSC D1 8.80 BSC 0.3465 BSC Ε 10.00 BSC 0.3937 BSC E1 8.80 BSC 0.3465 BSC e<sup>(9)</sup> 0.80 BSC 0.0315 BSC  $N^{(11)}$ 144 SD<sup>(12)</sup> 0.40 BSC 0.0157 BSC SE<sup>(12)</sup> 0.40 BSC 0.0157 BSC aaa 0.15 0.0059 CCC 0.20 0.0079 ddd 0.10 0.0039 0.15 eee 0.0059

Table 107. UFBGA144 - Mechanical data

### Notes:

fff

1. Dimensioning and tolerancing schemes conform to ASME Y14.5M-2009 apart European projection.

80.0

- 2. UFBGA stands for ulta profile fine pitch ball grid array:  $0.50 \text{ mm} < A \le 0.65 \text{ mm}$  / fine pitch e < 1.00 mm.
- 3. The profile height, A, is the distance from the seating plane to the highest point on the package. It is measured perpendicular to the seating plane.
- 4. A1 is defined as the distance from the seating plane to the lowest point on the package body.
- 5. Dimension b is measured at the maximum diameter of the terminal (ball) in a plane parallel to primary datum C.
- 6. BSC stands for BASIC dimensions. It corresponds to the nominal value and has no tolerance. For tolerances refer to form and position table. On the drawing these dimensions are framed.
- 7. Primary datum C is defined by the plane established by the contact points of three or more solder balls that support the device when it is placed on top of a planar surface.
- 8. The terminal (ball) A1 corner must be identified on the top surface of the package by using a corner chamfer, ink or metalized markings, or other feature of package body or

186/202 DS11139 Rev 9



0.0031

STM32F412xE/G Package information

integral heat slug. A distinguish feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional.

- 9. e represents the solder ball grid pitch.
- 10. N represents the total number of balls on the BGA.
- 11. Basic dimensions SD and SE are defined with respect to datums A and B. It defines the position of the centre ball(s) in the outer row or column of a fully populated matrix.
- 12. Values in inches are converted from mm and rounded to 4 decimal digits.
- 13. Drawing is not to scale.



Figure 74. UFBGA144 - Footprint example

Table 108. UFBGA144 - Example of PCB design rules (0.80 mm pitch BGA)

| Dimension         | Values                                                           |
|-------------------|------------------------------------------------------------------|
| Pitch             | 0.80 mm                                                          |
| Dpad              | 0.400 mm                                                         |
| Dsm               | 0.550 mm typ. (depends on the soldermask registration tolerance) |
| Stencil opening   | 0.400 mm                                                         |
| Stencil thickness | Between 0.100 mm and 0.125 mm                                    |
| Pad trace width   | 0.120 mm                                                         |

Package information STM32F412xE/G

# 7.9 Package term definition

Table 109. Term definition

| Acronym | Definition                                                                                                                                   |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------|
| BSC     | BSC stands for basic dimensions. It corresponds to the nominal value and has no tolerance. For tolerances refer to form and position table.  |
| REF     | Reference dimension is the numerical value provided for information only, and it is not used in the fabrication and measurement of the part. |

STM32F412xE/G Package information

## 7.10 Thermal characteristics

The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 16: General operating conditions on page 81*.

The maximum chip-junction temperature,  $T_J$  max., in degrees Celsius, may be calculated using the following equation:

 $T_J \max = T_A \max + (PD \max x \Theta_{JA})$ 

## Where:

- T<sub>A</sub> max is the maximum ambient temperature in °C,
- $\Theta_{JA}$  is the package junction-to-ambient thermal resistance, in °C/W,
- PD max is the sum of  $P_{INT}$  max and  $P_{I/O}$  max (PD max =  $P_{INT}$  max +  $P_{I/O}$ max),
- P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.

P<sub>I/O</sub> max represents the maximum power dissipation on output pins where:

$$\mathsf{P}_\mathsf{I/O} \; \mathsf{max} = \Sigma \; (\mathsf{V}_\mathsf{OL} \times \mathsf{I}_\mathsf{OL}) + \Sigma ((\mathsf{V}_\mathsf{DD} - \mathsf{V}_\mathsf{OH}) \times \mathsf{I}_\mathsf{OH}),$$

taking into account the actual  $V_{OL}$  /  $I_{OL}$  and  $V_{OH}$  /  $I_{OH}$  of the I/Os at low and high level in the application.

| Symbol        | Parameter                                                                   | Value | Unit |
|---------------|-----------------------------------------------------------------------------|-------|------|
|               | Thermal resistance junction-ambient<br>LQFP144 - 20 x 20 mm                 | 35    |      |
|               | Thermal resistance junction-ambient<br>LQFP100 - 14 x 14 mm                 | 43    |      |
| $\Theta_{JA}$ | Thermal resistance junction-ambient LQFP64 - 10 x 10 mm                     | 47    |      |
|               | Thermal resistance junction-ambient<br>UFBGA144 - 10 x 10 mm / 0.8 mm pitch | 48    | °C/W |
|               | Thermal resistance junction-ambient<br>UFBGA100 - 7 x 7 mm                  | 57    |      |
|               | Thermal resistance junction-ambient WLCSP64 - 3.623 x 3.651 mm              | 51    |      |
|               | Thermal resistance junction-ambient UFQFPN48 - 7 x 7 mm                     | 32    |      |

Table 110. Package thermal characteristics

## 7.10.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org.

Ordering information STM32F412xE/G

# 8 Ordering information

Table 111. Ordering information scheme



TR = tape and reel

No character = tray or tube

For a list of available options (memory, package, and so on) or for further information on any aspect of this device, contact the nearest ST sales office.

# Appendix A Recommendations when using the internal reset OFF

When the internal reset is OFF, the following integrated features are no longer supported:

- The integrated power-on-reset (POR)/power-down reset (PDR) circuitry is disabled.
- The brownout reset (BOR) circuitry must be disabled. By default BOR is OFF.
- The embedded programmable voltage detector (PVD) is disabled.
- V<sub>BAT</sub> functionality is no more available and VBAT pin should be connected to V<sub>DD</sub>.



# Appendix B Application block diagrams

## B.1 USB OTG full speed (FS) interface solutions

Figure 75. USB controller configured as peripheral-only and used in Full speed mode



1. External voltage regulator only needed when building a  $V_{\mbox{\scriptsize BUS}}$  powered device.

Figure 76. USB peripheral-only Full speed mode with direct connection for VBUS sense



1. External voltage regulator only needed when building a  $V_{\mbox{\scriptsize BUS}}$  powered device.



Figure 77. USB peripheral-only Full speed mode, VBUS detection using GPIO

1. External voltage regulator only needed when building a  $V_{\mbox{\footnotesize{BUS}}}$  powered device.

VDD STM32F412xx ΕN **GPIO** Current limiter power switch (1) Overcurrent GPIO+IRQ **VBUS** JSB Std-A connector DM PA11 OSC IN DP PA12 OSC\_OUT MSv37296V1

Figure 78. USB controller configured as host-only and used in full speed mode

The current limiter is required only if the application has to support a  $V_{BUS}$  powered device. A basic power switch can be used if 5 V are available on the application board.



Figure 79. USB controller configured in dual mode and used in full speed mode

- External voltage regulator only needed when building a V<sub>BUS</sub> powered device.
- The current limiter is required only if the application has to support a  $V_{BUS}$  powered device. A basic power switch can be used if 5 V are available on the application board.
- The ID pin is required in dual role only.

### Sensor Hub application example **B.2**



Figure 80. Sensor Hub application example

# B.3 Display application example

STM32F412 64-pin package Backlight TIM3\_ch3 control GPIO TE (Tearing) NWE PC2 WR A0 NE4 DC PC3 PC4 CS **Display Module** RD воото NOE PC5 D0 -PB14 FSMC D1 -PC6 D2 -PC11 SWDIO D3 -PC12 [D0:D7] JTAG SWCLK PA14 D4 -PA2 SWO PB3 D5 -PA3 -PA4 D6 -PA5 D7 4 GPIO **Touch Screen** SCL Controller PB6 I2C SDA MSv39454V1

Figure 81. Display application example

Note:

16 bit displays interfaces can be addressed with 100 and 144 pins packages.

## 9 Important security notice

The STMicroelectronics group of companies (ST) places a high value on product security, which is why the ST product(s) identified in this documentation may be certified by various security certification bodies and/or may implement our own security measures as set forth herein. However, no level of security certification and/or built-in security measures can guarantee that ST products are resistant to all forms of attacks. As such, it is the responsibility of each of ST's customers to determine if the level of security provided in an ST product meets the customer needs both in relation to the ST product alone, as well as when combined with other components and/or software for the customer end product or application. In particular, take note that:

- ST products may have been certified by one or more security certification bodies, such as Platform Security Architecture (www.psacertified.org) and/or Security Evaluation standard for IoT Platforms (www.trustcb.com). For details concerning whether the ST product(s) referenced herein have received security certification along with the level and current status of such certification, either visit the relevant certification standards website or go to the relevant product page on www.st.com for the most up to date information. As the status and/or level of security certification for an ST product can change from time to time, customers should re-check security certification status/level as needed. If an ST product is not shown to be certified under a particular security standard, customers should not assume it is certified.
- Certification bodies have the right to evaluate, grant and revoke security certification in relation to ST products. These certification bodies are therefore independently responsible for granting or revoking security certification for an ST product, and ST does not take any responsibility for mistakes, evaluations, assessments, testing, or other activity carried out by the certification body with respect to any ST product.
- Industry-based cryptographic algorithms (such as AES, DES, or MD5) and other open standard technologies which may be used in conjunction with an ST product are based on standards which were not developed by ST. ST does not take responsibility for any flaws in such cryptographic algorithms or open technologies or for any methods which have been or may be developed to bypass, decrypt or crack such algorithms or technologies.
- While robust security testing may be done, no level of certification can absolutely guarantee protections against all attacks, including, for example, against advanced attacks which have not been tested for, against new or unidentified forms of attack, or against any form of attack when using an ST product outside of its specification or intended use, or in conjunction with other components or software which are used by customer to create their end product or application. ST is not responsible for resistance against such attacks. As such, regardless of the incorporated security features and/or any information or support that may be provided by ST, each customer is solely responsible for determining if the level of attacks tested for meets their needs, both in relation to the ST product alone and when incorporated into a customer end product or application.
- All security features of ST products (inclusive of any hardware, software, documentation, and the like), including but not limited to any enhanced security features added by ST, are provided on an "AS IS" BASIS. AS SUCH, TO THE EXTENT PERMITTED BY APPLICABLE LAW, ST DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, unless the applicable written and signed contract terms specifically provide otherwise.



STM32F412xE/G Revision history

# **Revision history**

Table 112. Document revision history

| Date                                                                                                                                              | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-Nov-2015                                                                                                                                       | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 01-Feb-2016                                                                                                                                       | 2        | Added:  Table 3: Embedded bootloader interfaces  Figure 3: Compatible board design for LQFP144 package  Figure 62: WLCSP64 marking example (package top view)  Figure 77: UFBGA100 marking example (package top view)  Updated:  Section 3.17: Power supply schemes  Section 3.23: Timers and watchdogs  Section 3.32: Universal serial bus on-the-go full-speed (USB_OTG_FS)  Figure 1: Compatible board design for LQFP100 package  Figure 2: Compatible board design for LQFP64 package  Figure 14: STM32F412xE/G LQFP100 pinout  Figure 16: STM32F412xE/G UFBGA100 pinout  Figure 17: STM32F412xE/G UFBGA144 pinout  Figure 20: Input voltage measurement  Figure 73: UFBGA144 marking example (package top view)  Table 2: STM32F412xE/G features and peripheral counts  Table 13: Voltage characteristics  Table 14: Current characteristics  Table 16: General operating conditions  Table 37: Peripheral current consumption  Table 52: EMS characteristics for LQFP144 package  Table 64: FMPl <sup>2</sup> C characteristics |
| sense  - Figure 77: USB peripheral-only Full speed mode, VBUS detection using Updated:  - Figure 15: STM32F412xE/G LQFP144 pinout  25-Mar-2016  3 |          | <ul> <li>Figure 76: USB peripheral-only Full speed mode with direct connection for VBUS sense</li> <li>Figure 77: USB peripheral-only Full speed mode, VBUS detection using GPIO Updated:</li> <li>Figure 15: STM32F412xE/G LQFP144 pinout</li> <li>Section 6.3.6: Supply current characteristics</li> <li>Table 9: STM32F412xE/G pin definition</li> <li>Table 11: STM32F412xE/G alternate functions</li> <li>Table 12: STM32F412xE/G register boundary addresses</li> <li>Table 16: General operating conditions</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Revision history STM32F412xE/G

Table 112. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27-May-2016 | 4        | Updated:  Section 3.23.2: General-purpose timers (TIMx)  Table 22: Typical and maximum current consumption, code with data processing (ART accelerator disabled) running from SRAM - V <sub>DD</sub> = 1.7 V  Table 23: Typical and maximum current consumption, code with data processing (ART accelerator disabled) running from SRAM - V <sub>DD</sub> = 3.6 V  Table 24: Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled except prefetch) running from flash memory- V <sub>DD</sub> = 1.7 V  Table 25: Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled except prefetch) running from flash memory - V <sub>DD</sub> = 3.6 V  Table 26: Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from flash memory - V <sub>DD</sub> = 3.6 V  Table 27: Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from flash memory - V <sub>DD</sub> = 1.7 V  Table 28: Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled with prefetch) running from flash memory - V <sub>DD</sub> = 3.6 V  Table 29: Typical and maximum current consumption in Sleep mode - V <sub>DD</sub> = 3.6 V  Table 30: Typical and maximum current consumption in Sleep mode - V <sub>DD</sub> = 1.7 V  Table 38: Low-power mode wakeup timings <sup>(1)</sup> Figure 39: FMPI <sup>2</sup> C timing diagram and measurement circuit |

STM32F412xE/G Revision history

Table 112. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |          | Updated:                                                                                                                                                                                                                                                                 |
|             |          | - Section 2: Description                                                                                                                                                                                                                                                 |
|             |          | <ul> <li>Table 2: STM32F412xE/G features and peripheral counts</li> </ul>                                                                                                                                                                                                |
|             |          | - Section 3.19.1: Regulator ON                                                                                                                                                                                                                                           |
|             |          | - Section 3.19.2: Regulator OFF                                                                                                                                                                                                                                          |
|             |          | - Table 4: Regulator ON/OFF and internal power supply supervisor availability                                                                                                                                                                                            |
|             |          | - Table 15: Thermal characteristics                                                                                                                                                                                                                                      |
|             |          | - Table 16: General operating conditions                                                                                                                                                                                                                                 |
|             |          | - Table 21: Embedded reset and power control block characteristics                                                                                                                                                                                                       |
|             |          | <ul> <li>Table from: Table 22: Typical and maximum current consumption, code with data<br/>processing (ART accelerator disabled) running from SRAM - V<sub>DD</sub> = 1.7 V to<br/>Table 35: Typical and maximum current consumptions in V<sub>BAT</sub> mode</li> </ul> |
|             |          | <ul> <li>Figure 24: Typical V<sub>BAT</sub> current consumption (LSE and RTC ON/LSE oscillator<br/>"low power" mode selection)</li> </ul>                                                                                                                                |
| 23-May-2017 | 5        | <ul> <li>Figure 25: Typical V<sub>BAT</sub> current consumption (LSE and RTC ON/LSE oscillator<br/>"high drive" mode selection)</li> </ul>                                                                                                                               |
|             |          | - Table 43: HSI oscillator characteristics                                                                                                                                                                                                                               |
|             |          | - Table 44: LSI oscillator characteristics                                                                                                                                                                                                                               |
|             |          | - Table 51: Flash memory endurance and data retention                                                                                                                                                                                                                    |
|             |          | - Table 55: Electrical sensitivities                                                                                                                                                                                                                                     |
|             |          | - Table 57: I/O static characteristics                                                                                                                                                                                                                                   |
|             |          | - Table 88: Asynchronous multiplexed PSRAM/NOR read timings                                                                                                                                                                                                              |
|             |          | - Note 1. in Figure 62: WLCSP64 marking example (package top view)                                                                                                                                                                                                       |
|             |          | - Note 1. in Figure 65: UFQFPN48 marking example (package top view)                                                                                                                                                                                                      |
|             |          | - Note 1. in Figure 68: LQFP64 marking example (package top view)                                                                                                                                                                                                        |
|             |          | - Note 1. in Figure 71: LQFP100 marking example (package top view)                                                                                                                                                                                                       |
|             |          | - Note 1. in Figure 74: LQFP144 marking example (package top view)                                                                                                                                                                                                       |
|             |          | - Note 1. in Figure 77: UFBGA100 marking example (package top view)                                                                                                                                                                                                      |
|             |          | - Note 1. in Figure 73: UFBGA144 marking example (package top view)                                                                                                                                                                                                      |
|             |          | - Table 111: Ordering information scheme                                                                                                                                                                                                                                 |

Revision history STM32F412xE/G

Table 112. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 13-Jul-2017 | 6        | Updated:  - Table 2: STM32F412xE/G features and peripheral counts  - Table 7: USART feature comparison  - Table 9: STM32F412xE/G pin definition  - Section 3.29: Digital filter for sigma-delta modulators (DFSDM)  - Table 108: UFBGA144 - 144-pin, 10 x 10 mm, 0.80 mm pitch, ultra fine pitch ball grid array package mechanical data  Added:  - Section 4.1: WLSCP64 pinout description  - Section 4.2: UFQFPN48 pinout description  - Section 4.3: LQFP64 pinout description  - Section 4.4: LQFP100 pinout description  - Section 4.5: LQFP144 pinout description  - Section 4.6: UFBGA100 pinout description  - Section 4.7: UFBGA144 pinout description  - Section 4.8: Pin definition  - Table 10: FSMC pin definition |  |
| 19-Dec-2017 | 7        | Updated:  - Table 23: Typical and maximum current consumption, code with data processing (ART accelerator disabled) running from SRAM - V <sub>DD</sub> = 3.6 V  - Table 23: Typical and maximum current consumption, code with data processing (ART accelerator disabled) running from SRAM - V <sub>DD</sub> = 3.6 V  - Table 32: Typical and maximum current consumption in Stop mode - V <sub>DD</sub> =3.6 V  - Table 34: Typical and maximum current consumption in Standby mode - V <sub>DD</sub> =3.6 V                                                                                                                                                                                                                 |  |

STM32F412xE/G Revision history

Table 112. Document revision history

| Date                                                                                                                                                                                                                                                                                                                                                                                                                          | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-Mar-2023                                                                                                                                                                                                                                                                                                                                                                                                                   | 8        | Updated:  - Section 3.32: Universal serial bus on-the-go full-speed (USB_OTG_FS)  - Table 9: STM32F412xE/G pin definition  - Section :  - Section 7.4: LQFP64 package information (5W)  - Section 7.5: LQFP100 package information (1L)  - Section 7.6: LQFP144 package information (1A)  - Section 7.7: UFBGA100 package information (A0C2)  - Section 7.8: UFBGA144 package information (A0Y2)  Added:  - Section 7.9: Package term definition  - Section 9: Important security notice |
| Updated:  - Section 7.2: WLCSP64 package information (A04F)  - Section 7.3: UFQFPN48 package information (A0B9)  - Section 7.4: LQFP64 package information (5W)  - Section 7.5: LQFP100 package information (1L)  30-Jan-2024  9 Section 7.6: LQFP144 package information (1A)  - Section 7.7: UFBGA100 package information (A0C2)  - Section 7.8: UFBGA144 package information (A0Y2)  Added:  - Section 7.1: Device marking |          | <ul> <li>Section 7.2: WLCSP64 package information (A04F)</li> <li>Section 7.3: UFQFPN48 package information (A0B9)</li> <li>Section 7.4: LQFP64 package information (5W)</li> <li>Section 7.5: LQFP100 package information (1L)</li> <li>Section 7.6: LQFP144 package information (1A)</li> <li>Section 7.7: UFBGA100 package information (A0C2)</li> <li>Section 7.8: UFBGA144 package information (A0Y2)</li> <li>Added:</li> </ul>                                                    |

### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2024 STMicroelectronics – All rights reserved