# NX3DV42

# Dual high-speed USB 2.0 double-pole double-throw analog switch

Rev. 3.1 — 20 October 2016

**Product data sheet** 

### 1. General description

The NX3DV42 is a double-pole double-throw analog switch suitable for use as an analog or digital multiplexer/demultiplexer. Its wide bandwidth and low bit-to-bit skew allows the NX3DV42 to pass high-speed differential signals with good signal integrity. Its high channel to channel crosstalk rejection results in minimal noise interference. The bandwidth is wide enough to pass high-speed USB 2.0 differential signals (480 Mb/s). It consist of two switches, each with two independent input/outputs (HSDn+ and HSDn-) and a common input/output (D+ or D-). One digital input (S) is used to select the switch position. When pin  $\overline{\text{OE}}$  is HIGH, the switches are turned off. Schmitt trigger action at the select input (S) and output enable input ( $\overline{\text{OE}}$ ) makes the circuit tolerant to slower input rise and fall times across the entire V<sub>CC</sub> range from 3.0 V to 4.3 V.

### 2. Features and benefits

- Supply voltage range from 3.0 V to 4.3 V
- 4 Ω typical ON resistance
- 7.3 pF typical ON capacitance
- 950 MHz typical bandwidth or data frequency
- Low crosstalk of -30 dB at 240 MHz
- Break-before-make switching
- ESD protection:
  - HBM JESD22-A114F Class 3A exceeds 4000 V
  - CDM AEC-Q100-011 revision B exceeds 1000 V
  - ◆ HBM exceeds 12000 V for power to GND protection
- Latch-up performance exceeds 100 mA per JESD 78 Class II Level A
- Specified from -40 °C to +125 °C

# 3. Applications

- Cell phone, PDA, digital camera and notebook
- LCD monitor, TV and set-top box



### Dual high-speed USB 2.0 double-pole double-throw analog switch

# 4. Ordering information

Table 1. Ordering information

| Type number | Package           |         |                                                                                                |           |  |  |  |  |
|-------------|-------------------|---------|------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
|             | Temperature range | Name    | Description                                                                                    | Version   |  |  |  |  |
| NX3DV42GU   | –40 °C to +125 °C | XQFN10  | plastic, extremely thin quad flat package; no leads; 10 terminals; body 1.40 x 1.80 x 0.50 mm  | SOT1160-1 |  |  |  |  |
| NX3DV42GU10 | –40 °C to +125 °C | XQFN10  | plastic extremely thin small outline package; no leads; 10 terminals; body 1.3 x 1.6 x 0.5 mm  | SOT1337-1 |  |  |  |  |
| NX3DV42GU33 | -40 °C to +125 °C | X2QFN10 | plastic extremely thin small outline package; no leads; 10 terminals; body 1.3 x 1.6 x 0.33 mm | SOT1430-1 |  |  |  |  |

# 5. Marking

#### Table 2. Marking

| Type number | Marking code |
|-------------|--------------|
| NX3DV42GU   | x4           |
| NX3DV42GU10 | x4           |
| NX3DV42GU33 | x4           |

# 6. Functional diagram



#### Dual high-speed USB 2.0 double-pole double-throw analog switch

# 7. Pinning information

### 7.1 Pinning



### 7.2 Pin description

Table 3. Pin description

| Symbol          | SOT1160-1, SOT1337-1,<br>SOT1430-1 | Description                      |
|-----------------|------------------------------------|----------------------------------|
| HSD1-, HSD2-    | 4, 6                               | independent input or output      |
| HSD1+, HSD2+    | 5, 7                               | independent input or output      |
| D+, D-          | 1, 2                               | common output or input           |
| GND             | 3                                  | ground (0 V)                     |
| ŌĒ              | 8                                  | output enable input (active LOW) |
| S               | 10                                 | select input                     |
| V <sub>CC</sub> | 9                                  | supply voltage                   |

# 8. Functional description

Table 4. Function table[1]

| Input |    | Channel on      |
|-------|----|-----------------|
| S     | OE |                 |
| L     | L  | HSD1+ and HSD1- |
| Н     | L  | HSD2+ and HSD2- |
| X     | Н  | switch off      |

[1] H = HIGH voltage level; L = LOW voltage level; X = don't care.

#### Dual high-speed USB 2.0 double-pole double-throw analog switch

# 9. Limiting values

Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                      | Min  | Max  | Unit |
|------------------|-------------------------|-------------------------------------------------|------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                                 | -0.5 | +5.5 | V    |
| VI               | input voltage           | pins S and OE                                   | -0.5 | +5.5 | V    |
| $V_{SW}$         | switch voltage          |                                                 | -0.5 | +5.5 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_{I} < -0.5 \text{ V}$                        | -50  | -    | mA   |
| I <sub>SK</sub>  | switch clamping current | $V_{I} < -0.5 \text{ V}$                        | -50  | -    | mA   |
| I <sub>SW</sub>  | switch current          |                                                 | -    | ±100 | mA   |
| I <sub>CC</sub>  | supply current          |                                                 | -    | +50  | mA   |
| T <sub>stg</sub> | storage temperature     |                                                 | -65  | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 \text{ °C to } +125 \text{ °C} $ | -    | 250  | mW   |

<sup>[1]</sup> The minimum input voltage rating may be exceeded if the input current rating is observed.

### 10. Recommended operating conditions

Table 6. Recommended operating conditions

| Symbol           | Parameter           | Conditions    | Min | Max             | Unit |
|------------------|---------------------|---------------|-----|-----------------|------|
| V <sub>CC</sub>  | supply voltage      |               | 3.0 | 4.3             | V    |
| VI               | input voltage       | pins S and OE | 0   | 4.5             | V    |
| $V_{SW}$         | switch voltage      | <u>[1]</u>    | 0   | V <sub>CC</sub> | V    |
| T <sub>amb</sub> | ambient temperature |               | -40 | +125            | °C   |

<sup>[1]</sup> To avoid sinking GND current from terminals D+ and D- when switch current flows in terminals HSDn+ and HSDn-, the voltage drop across the bidirectional switch must not exceed 0.4 V. If the switch current flows into terminals D+ and D-, no GND current will flow from terminals HSDn+ and HSDn-. In this case, there is no limit for the voltage drop across the switch.

<sup>[2]</sup> For XQFN10 package: above 100 °C derate linearly with 4 mW/K.

### Dual high-speed USB 2.0 double-pole double-throw analog switch

# 11. Static characteristics

Table 7. Static characteristics

At recommended operating conditions; voltages are referenced to GND (ground 0 V).

| Symbol Parameter    |                                 | Conditions                                                                                                     | T <sub>amb</sub> = | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ |      |     | $T_{amb} = -40$ °C to +125 °C |    |  |
|---------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------|------|-----|-------------------------------|----|--|
|                     |                                 |                                                                                                                | Min                | Typ[1]                                                              | Max  | Min | Max                           |    |  |
| V <sub>IH</sub>     | HIGH-level                      | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                               | 1.3                | -                                                                   | -    | 1.3 | -                             | V  |  |
|                     | input voltage                   | V <sub>CC</sub> = 4.3 V                                                                                        | 1.7                | -                                                                   | -    | 1.7 | -                             | V  |  |
| $V_{IL}$            | LOW-level                       | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                               | -                  | -                                                                   | 0.5  | -   | 0.5                           | V  |  |
|                     | input voltage                   | V <sub>CC</sub> = 4.3 V                                                                                        | -                  | -                                                                   | 0.7  | -   | 0.7                           | V  |  |
| V <sub>IK</sub>     | input clamping voltage          | $V_{CC} = 3.0 \text{ V}; I_I = -18 \text{ mA}$                                                                 | -                  | -                                                                   | -1.2 | -   | -1.2                          | V  |  |
| l <sub>l</sub>      | input leakage<br>current        | pins S and $\overline{\text{OE}}$ ;<br>V <sub>I</sub> = GND to 4.3 V; V <sub>CC</sub> = 4.3 V;<br>see Figure 4 | -                  | -                                                                   | ±1   | -   | ±10                           | μΑ |  |
| I <sub>S(OFF)</sub> | OFF-state<br>leakage<br>current | V <sub>CC</sub> = 4.3 V; see <u>Figure 3</u> and <u>Figure 6</u>                                               | -                  | -                                                                   | ±1   | -   | ±2                            | μΑ |  |
| I <sub>OFF</sub>    | power-off<br>leakage<br>current | $V_I$ or $V_O = 0$ V to 4.3 V;<br>$V_{CC} = 0$ V; see Figure 7                                                 | -                  | -                                                                   | ±1   | -   | ±10                           | μΑ |  |
| I <sub>CC</sub>     | supply current                  | $V_I = V_{CC}$ or GND; $V_{CC} = 4.3$ V; $V_{SW} = GND$ or $V_{CC}$ ; see Figure 5                             | -                  | -                                                                   | 1    | -   | 10                            | μΑ |  |
| $\Delta I_{CC}$     | additional supply current       | $V_I = 2.6 \text{ V}; V_{CC} = 4.3 \text{ V};$<br>$V_{SW} = \text{GND or } V_{CC}$                             | -                  | -                                                                   | 10   | -   | 10                            | μΑ |  |
|                     |                                 | $V_I = 1.8 \text{ V}; V_{CC} = 4.3 \text{ V};$<br>$V_{SW} = \text{GND or } V_{CC}$                             | -                  | -                                                                   | 15   | -   | 15                            | μΑ |  |
| Cı                  | input<br>capacitance            | pins S and OE                                                                                                  | -                  | 1.0                                                                 | -    | -   | -                             | pF |  |
| C <sub>S(OFF)</sub> | OFF-state capacitance           | pins HSDn+ and HSDn-;<br>$V_{CC} = 3.3 \text{ V}; V_I = 0 \text{ V to } 3.3 \text{ V}$                         | -                  | 2.8                                                                 | -    | -   | -                             | pF |  |
| C <sub>S(ON)</sub>  | ON-state capacitance            | pins D+ and D-; V <sub>CC</sub> = 3.3 V;<br>V <sub>I</sub> = 0 V to 3.3 V                                      | -                  | 7.3                                                                 | -    | -   | -                             | pF |  |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25  $^{\circ}C$  and  $V_{CC}$  = 3.3 V.

#### Dual high-speed USB 2.0 double-pole double-throw analog switch

# 11.1 Test circuit and graphs





Fig 4. Waveform showing the typical input leakage current versus temperature



 $V_{CC} = 4.3 \text{ V}.$ 

Fig 5. Waveform showing the typical supply current versus temperature

### Dual high-speed USB 2.0 double-pole double-throw analog switch



Fig 6. Waveform showing the typical OFF-state leakage current versus temperature



Fig 7. Waveform showing the typical power-off leakage current versus temperature

#### Dual high-speed USB 2.0 double-pole double-throw analog switch

#### 11.2 ON resistance

Table 8. ON resistance

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol                    | Parameter               | Conditions                                                    | nditions $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$ |        | $T_{amb} = -40$ ° | Unit |     |   |
|---------------------------|-------------------------|---------------------------------------------------------------|--------------------------------------------------------|--------|-------------------|------|-----|---|
|                           |                         |                                                               | Min                                                    | Typ[1] | Max               | Min  | Max |   |
| R <sub>ON</sub>           | ON resistance           | $V_I = 0.4 \text{ V}; I_{SW} = 8 \text{ mA};$<br>see Figure 8 |                                                        |        |                   |      |     |   |
|                           |                         | V <sub>CC</sub> = 3.0 V                                       | -                                                      | 3.9    | 6.5               | -    | 10  | Ω |
| $\Delta R_{ON}$           |                         | $V_1 = 0.4 \text{ V}; I_{SW} = 8 \text{ mA}$ [2]              |                                                        |        |                   |      |     |   |
| mismatch between channels | V <sub>CC</sub> = 3.0 V | -                                                             | 0.65                                                   | -      | -                 | -    | Ω   |   |

- [1] Typical values are measured at  $T_{amb}$  = 25 °C.
- [2] Measured at identical  $V_{CC}$ , temperature and input voltage.

#### 11.3 ON resistance test circuit



#### Dual high-speed USB 2.0 double-pole double-throw analog switch

# 12. Dynamic characteristics

Table 9. Dynamic characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for test circuit see Figure 12.

| Symbol                            | Parameter         | Conditions                                                                                                       |     | = –40 °C to | +85 °C | $T_{amb} = -40^{\circ}$ | Unit |    |
|-----------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------|-----|-------------|--------|-------------------------|------|----|
|                                   |                   |                                                                                                                  | Min | Typ[1]      | Max    | Min                     | Max  |    |
| t <sub>pd</sub> propagation delay |                   | HSDn+ to D+ or HSDn- to D- or D+ to HSDn+ or D- to HSDn-; see Figure 9                                           | 1   |             |        |                         |      |    |
|                                   |                   | V <sub>CC</sub> = 3.3 V                                                                                          | -   | 0.25        | -      | -                       | -    | ns |
| t <sub>en</sub>                   | enable time       | S or OE to D+ or D-; [4] see Figure 10                                                                           | 1   |             |        |                         |      |    |
|                                   |                   | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                                 | -   | 11.2        | 30     | -                       | 40   | ns |
| t <sub>dis</sub>                  | disable time      | S or OE to D+ or D-; see Figure 10                                                                               | 1   |             |        |                         |      |    |
|                                   |                   | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                                 | -   | 3.9         | 25     | -                       | 30   | ns |
| t <sub>b-m</sub>                  | break-before-make | see Figure 11                                                                                                    | 1   |             |        |                         |      |    |
|                                   | time              | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                                 | 2.0 | 5.9         | -      | 2.0                     | -    | ns |
| t <sub>sk(p)</sub>                | pulse skew time   | see Figure 9                                                                                                     |     |             |        |                         |      |    |
|                                   |                   | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                                 | 1 - | 20          | -      | -                       | -    | ps |
| t <sub>jit</sub>                  | jitter time       | $R_L = 50 \Omega$ ; $C_L = 5 pF$ ; $t_r$ , $t_f$<br>= 500 ps (10 % to 90 %) at<br>480 Mbs (PRBS = $2^{15} - 1$ ) | 1 - | 200         | -      | -                       | -    | ps |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C,  $C_L$  = 5 pF and  $V_{CC}$  = 3.3 V.

<sup>[2]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

<sup>[3]</sup> Guaranteed by design.

<sup>[4]</sup> t<sub>en</sub> is the same as t<sub>PZH</sub>.

<sup>[5]</sup>  $t_{dis}$  is the same as  $t_{PHZ}$ .

#### Dual high-speed USB 2.0 double-pole double-throw analog switch

#### 12.1 Waveforms and test circuits



Fig 9. The data input to output propagation delay times and pulse skew time



Table 10. Measurement points

| Supply voltage  | Input              | Output          |                    |
|-----------------|--------------------|-----------------|--------------------|
| V <sub>CC</sub> | V <sub>M</sub>     | V <sub>I</sub>  | V <sub>X</sub>     |
| 3.0 V to 3.6 V  | 0.5V <sub>CC</sub> | V <sub>CC</sub> | 0.9V <sub>OH</sub> |

#### Dual high-speed USB 2.0 double-pole double-throw analog switch



a. Test circuit.





b. Input and output measurement points.

Test circuit also applies for D+, HSD1+ and HSD2+.

Fig 11. Test circuit for measuring break-before-make timing



Test circuit also applies for D+, HSD1+ and HSD2+.

Test data is given in Table 11.

Definitions test circuit:

R<sub>L</sub> = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $V_{\text{EXT}}$  = External voltage for measuring switching times.

 $V_I$  may be connected to S or  $\overline{OE}$ .

Fig 12. Test circuit for measuring switching times

#### Dual high-speed USB 2.0 double-pole double-throw analog switch

Table 11. Test data

| Supply voltage  | Input           |                                 | Load |                |
|-----------------|-----------------|---------------------------------|------|----------------|
| V <sub>CC</sub> | VI              | t <sub>r</sub> , t <sub>f</sub> | CL   | R <sub>L</sub> |
| 3.0 V to 3.6 V  | V <sub>CC</sub> | ≤ 2.5 ns                        | 5 pF | 50 Ω           |

### 12.2 Additional dynamic characteristics

#### Table 12. Additional dynamic characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V);  $V_l = GND$  or  $V_{CC}$  (unless otherwise specified);  $t_r = t_f < 2.5$  ns.

| Symbol              | Parameter                                                      | Conditions                                                                    |            | T <sub>amb</sub> = 25 °C |        |     | Unit |
|---------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------|------------|--------------------------|--------|-----|------|
|                     |                                                                |                                                                               |            | Min                      | Typ[2] | Max |      |
| f <sub>(-3dB)</sub> | -3 dB frequency                                                | $R_L = 50 \Omega$ ; see Figure 13                                             | <u>[1]</u> |                          |        |     |      |
| response            | $C_L = 0 \text{ pF}; V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ |                                                                               | -          | 950                      | -      | MHz |      |
|                     |                                                                | $C_L = 5 \text{ pF}; V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                |            | -                        | 450    | -   | MHz  |
| $\alpha_{iso}$      | isolation (OFF-state)                                          | $f_i$ = 240 MHz; $R_L$ = 50 $\Omega$ ; see Figure 14                          | <u>[1]</u> |                          |        |     |      |
|                     |                                                                | V <sub>CC</sub> = 3.0 V to 3.6 V                                              |            | -                        | -30    | -   | dB   |
| Xtalk               | crosstalk                                                      | between switches; $f_i = 240 \text{ MHz}$ ; $R_L = 50 \Omega$ ; see Figure 15 | [1]        |                          |        |     |      |
|                     |                                                                | V <sub>CC</sub> = 3.0 V to 3.6 V                                              |            | -                        | -30    | -   | dB   |

<sup>[1]</sup>  $f_i$  is biased at  $0.5V_{CC}$ .

#### 12.3 Test circuits



Adjust  $f_i$  voltage to obtain 0 dBm level at output. Increase  $f_i$  frequency until dB meter reads -3 dB. Test circuit also applies for D+, HSD1+ and HSD2+.

Fig 13. Test circuit for measuring the frequency response when channel is in ON-state

<sup>[2]</sup> Typical values are measured at  $T_{amb}$  = 25 °C and  $V_{CC}$  = 3.3 V.

#### Dual high-speed USB 2.0 double-pole double-throw analog switch



Adjust  $f_i$  voltage to obtain 0 dBm level at input.

Test circuit also applies for D+, HSD1+ and HSD2+.

Fig 14. Test circuit for measuring isolation (OFF-state)



20  $\log_{10} (V_{O2}/V_{O1})$  or 20  $\log_{10} (V_{O1}/V_{O2})$ .

Fig 15. Test circuit for measuring crosstalk between switches

#### Dual high-speed USB 2.0 double-pole double-throw analog switch

# 13. Package outline



Fig 16. Package outline SOT1160-1 (XQFN10)

NX3DV42

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved.

#### Dual high-speed USB 2.0 double-pole double-throw analog switch



Fig 17. Package outline SOT1337-1 (XQFN10)

NX3DV42

#### Dual high-speed USB 2.0 double-pole double-throw analog switch



Fig 18. Package outline X2QFN10

NX3DV42

### Dual high-speed USB 2.0 double-pole double-throw analog switch

# 14. Abbreviations

#### Table 13. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CDM     | Charged Device Model                    |
| CMOS    | Complementary Metal-Oxide Semiconductor |
| ESD     | ElectroStatic Discharge                 |
| HBM     | Human Body Model                        |
| LCD     | Liquid Crystal Display                  |
| MM      | Machine Model                           |
| TTL     | Transistor-Transistor Logic             |

# 15. Revision history

#### Table 14. Revision history

| Document ID    | Release date                                                                              | Data sheet status  | Change notice | Supersedes  |  |  |
|----------------|-------------------------------------------------------------------------------------------|--------------------|---------------|-------------|--|--|
| NX3DV42 v.3.1  | 20161020                                                                                  | Product data sheet | -             | NX3DV42 v.3 |  |  |
| Modifications: | Added NX3DV42GU33                                                                         |                    |               |             |  |  |
|                | Removed NX3DV42GM                                                                         |                    |               |             |  |  |
| NX3DV42 v.3    | 20130213                                                                                  | Product data sheet | -             | NX3DV42 v.2 |  |  |
| Modifications: | <ul> <li>Values added for T<sub>amb</sub> = +125 °C throughout the data sheet.</li> </ul> |                    |               |             |  |  |
|                | <ul> <li>Type number NX3DV42GU10 added (<u>Table 1</u>).</li> </ul>                       |                    |               |             |  |  |
|                | <ul> <li>Marking code for type number NX3DV42GU10 added (<u>Table 2</u>).</li> </ul>      |                    |               |             |  |  |
|                | <ul> <li>Package outline drawing SOT1337-1 added (Figure 17).</li> </ul>                  |                    |               |             |  |  |
| NX3DV42 v.2    | 20120618                                                                                  | Product data sheet | -             | NX3DV42 v.1 |  |  |
| Modifications: | <ul> <li>Package outline drawing SOT1049-2 changed to SOT1049-3 (Figure 17).</li> </ul>   |                    |               |             |  |  |
| NX3DV42 v.1    | 20120103                                                                                  | Product data sheet | -             | -           |  |  |

#### Dual high-speed USB 2.0 double-pole double-throw analog switch

### 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

NX3DV42

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved.

#### Dual high-speed USB 2.0 double-pole double-throw analog switch

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 17. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

NXP Semiconductors

Dual high-speed USB 2.0 double-pole double-throw analog switch

# 18. Contents

| 1    | General description                | . 1 |
|------|------------------------------------|-----|
| 2    | Features and benefits              | . 1 |
| 3    | Applications                       | . 1 |
| 4    | Ordering information               |     |
| 5    | Marking                            | . 2 |
| 6    | Functional diagram                 | . 2 |
| 7    | Pinning information                | . 3 |
| 7.1  | Pinning                            | . 3 |
| 7.2  | Pin description                    | . 3 |
| 8    | Functional description             | . 3 |
| 9    | Limiting values                    | . 4 |
| 10   | Recommended operating conditions   | . 4 |
| 11   | Static characteristics             | . 5 |
| 11.1 | Test circuit and graphs            | . 6 |
| 11.2 | ON resistance                      | . 8 |
| 11.3 | ON resistance test circuit         | . 8 |
| 12   | Dynamic characteristics            | . 9 |
| 12.1 | Waveforms and test circuits        | 10  |
| 12.2 | Additional dynamic characteristics |     |
| 12.3 | Test circuits                      | 12  |
| 13   | Package outline                    | 14  |
| 14   | Abbreviations                      | 17  |
| 15   | Revision history                   | 17  |
| 16   | Legal information                  | 18  |
| 16.1 | Data sheet status                  | 18  |
| 16.2 | Definitions                        | 18  |
| 16.3 | Disclaimers                        | 18  |
| 16.4 | Trademarks                         | 19  |
| 17   | Contact information                | 19  |
| 18   | Contents                           | 20  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

All rights reserved.