## Appendix A<br/>Instruction Set Principles



Figure A.1 Operand locations for four instruction set architecture classes. The arrows indicate whether the operand is an input or the result of the arithmetic-logical unit (ALU) operation, or both an input and result. Lighter shades indicate inputs, and the dark shade indicates the result. In (A), a top of stack (TOS) register points to the top input operand, which is combined with the operand below. The first operand is removed from the stack, the result takes the place of the second operand, and TOS is updated to point to the result. All operands are implicit. In (B), the accumulator is both an implicit input operand and a result. In (C), one input operand is a register, one is in memory, and the result goes to a register. All operands are registers in (D) and, like the stack architecture, can be transferred to memory only via separate instructions: push or pop for (A) and load or store for (D).

| Stack  | Accumulator | Register<br>(register-memory) | Register<br>(load-store) |  |  |
|--------|-------------|-------------------------------|--------------------------|--|--|
| Push A | Load A      | Load R1,A                     | Load R1,A                |  |  |
| Push B | Add B       | Add R3,R1,B                   | Load R2,B                |  |  |
| Add    | Store C     | Store R3,C                    | Add R3,R1,R2             |  |  |
| Pop C  |             |                               | Store R3,C               |  |  |

Figure A.2 The code sequence for C = A + B for four classes of instruction sets. Note that the Add instruction has implicit operands for stack and accumulator architectures and explicit operands for register architectures. It is assumed that A, B, and C all belong in memory and that the values of A and B cannot be destroyed. Figure A.1 shows the Add operation for each class of architecture.

| Number of memory addresses | Maximum number<br>of operands<br>allowed | Type of architecture | Examples                                                |
|----------------------------|------------------------------------------|----------------------|---------------------------------------------------------|
| 0                          | 3                                        | Load-store           | ARM, MIPS, PowerPC, SPARC, RISC-V                       |
| 1                          | 2                                        | Register-memory      | IBM 360/370, Intel 80x86, Motorola 68000, TI TMS320C54x |
| 2                          | 2                                        | Memory-memory        | VAX (also has three-operand formats)                    |
| 3                          | 3                                        | Memory-memory        | VAX (also has two-operand formats)                      |

Figure A.3 Typical combinations of memory operands and total operands per typical ALU instruction with examples of computers. Computers with no memory reference per ALU instruction are called load-store or register-register computers. Instructions with multiple memory operands per typical ALU instruction are called register-memory or memory-memory, according to whether they have one or more than one memory operand.

| Type                                  | Advantages                                                                                                                                                | Disadvantages                                                                                                                                                                                                                                      |  |  |  |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Register-register (0, 3)              | Simple, fixed-length instruction encoding.<br>Simple code generation model. Instructions<br>take similar numbers of clocks to execute<br>(see Appendix C) | Higher instruction count than architectures with<br>memory references in instructions. More instruction<br>and lower instruction density lead to larger program<br>which may have some instruction cache effects                                   |  |  |  |  |
| Register-memory (1, 2)                | Data can be accessed without a separate load instruction first. Instruction format tends to be easy to encode and yields good density                     | Operands are not equivalent because a source operand in a binary operation is destroyed. Encoding a register number and a memory address in each instruction may restrict the number of registers. Clocks per instruction vary by operand location |  |  |  |  |
| Memory-<br>memory (2, 2)<br>or (3, 3) | Most compact. Doesn't waste registers for temporaries                                                                                                     | Large variation in instruction size, especially for<br>three-operand instructions. In addition, large<br>variation in work per instruction. Memory accesses<br>create memory bottleneck. (Not used today.)                                         |  |  |  |  |

**Figure A.4 Advantages and disadvantages of the three most common types of general-purpose register computers.** The notation (m, n) means m memory operands and n total operands. In general, computers with fewer alternatives simplify the compiler's task because there are fewer decisions for the compiler to make (see Section A.8). Computers with a wide variety of flexible instruction formats reduce the number of bits required to encode the program. The number of registers also affects the instruction size because you need  $\log_2$  (number of registers) for each register specifier in an instruction. Thus, doubling the number of registers takes three extra bits for a register-register architecture, or about 10% of a 32-bit instruction.



Figure A.5 Aligned and misaligned addresses of byte, half-word, word, and double-word objects for byte-addressed computers. For each misaligned example some objects require two memory accesses to complete. Every aligned object can always complete in one memory access, as long as the memory is as wide as the object. The figure shows the memory organized as 8 bytes wide. The byte offsets that label the columns specify the low-order three bits of the address.

| Addressing mode    | Example instruction                                                                                        | Meaning                                                         | When used                                                                                                                            |  |  |
|--------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Register           | Add R4,R3                                                                                                  | Regs[R4]←Regs[R4]<br>+Regs[R3]                                  | When a value is in a register                                                                                                        |  |  |
| Immediate          | Add R4,3                                                                                                   | Regs[R4]←Regs[R4]+3                                             | For constants                                                                                                                        |  |  |
| Displacement       | Add R4,100(R1)                                                                                             | Regs[R4]←Regs[R4]<br>+Mem[100+Regs[R1]]                         | Accessing local variables (+ simulates register indirect, direct addressing modes)                                                   |  |  |
| Register indirect  | Add R4,(R1)                                                                                                | Regs[R4]←Regs[R4]<br>+Mem[Regs[R1]]                             | Accessing using a pointer or a computed address                                                                                      |  |  |
| Indexed            | Add R3,(R1+R2)                                                                                             | Regs[R3]←Regs[R3]<br>+Mem[Regs[R1]+Regs<br>[R2]]                | Sometimes useful in array addressing: R1 = base of array; R2 = index amount                                                          |  |  |
| Direct or absolute | Add R1,(1001)                                                                                              | Regs[R1]←Regs[R1]<br>+Mem[1001]                                 | Sometimes useful for accessing static data; address constant may need to be large                                                    |  |  |
| Memory<br>indirect | Add R1,@(R3)                                                                                               | Regs[R1]←Regs[R1]<br>+Mem[Mem[Regs[R3]]]                        | If R3 is the address of a pointer $p$ , then mode yields * $p$                                                                       |  |  |
| Autoincrement      | Add R1,(R2)+                                                                                               | Regs[R1] ← Regs[R1]<br>+ Mem[Regs[R2]]<br>Regs[R2] ← Regs[R2]+d | Useful for stepping through arrays within a loop. R2 points to start of array; each reference increments R2 by size of an element, d |  |  |
| Autodecrement      | utodecrement Add R1, -(R2) Regs[R2] $\leftarrow$ Regs[R2] - Regs[R1] $\leftarrow$ Regs[R1] + Mem[Regs[R2]] |                                                                 | Same use as autoincrement.<br>Autodecrement/-increment can also<br>act as push/pop to implement a<br>stack.                          |  |  |
| Scaled             | Add R1,100(R2)[R3]                                                                                         | Regs[R1] ← Regs[R1]<br>+Mem[100+Regs[R2]<br>+Regs[R3] * d]      | Used to index arrays. May be applied to any indexed addressing mode in some computers                                                |  |  |

**Figure A.6 Selection of addressing modes with examples, meaning, and usage.** In autoincrement/-decrement and scaled addressing modes, the variable *d* designates the size of the data item being accessed (i.e., whether the instruction is accessing 1, 2, 4, or 8 bytes). These addressing modes are only useful when the elements being accessed are adjacent in memory. RISC computers use displacement addressing to simulate register indirect with 0 for the address and to simulate direct addressing using 0 in the base register. In our measurements, we use the first name shown for each mode. The extensions to C used as hardware descriptions are defined on page A.38.



Figure A.7 Summary of use of memory addressing modes (including immediates). These major addressing modes account for all but a few percent (0%–3%) of the memory accesses. Register modes, which are not counted, account for one-half of the operand references, while memory addressing modes (including immediate) account for the other half. Of course, the compiler affects what addressing modes are used; see Section A.8. The memory indirect mode on the VAX can use displacement, autoincrement, or autodecrement to form the initial memory address; in these programs, almost all the memory indirect references use displacement mode as the base. Displacement mode includes all displacement lengths (8, 16, and 32 bits). The PC-relative addressing modes, used almost exclusively for branches, are not included. Only the addressing modes with an average frequency of over 1% are shown.



**Figure A.8 Displacement values are widely distributed.** There are both a large number of small values and a fair number of large values. The wide distribution of displacement values is due to multiple storage areas for variables and different displacements to access them (see Section A.8) as well as the overall addressing scheme the compiler uses. The *x*-axis is  $\log_2$  of the displacement, that is, the size of a field needed to represent the magnitude of the displacement. Zero on the *x*-axis shows the percentage of displacements of value 0. The graph does not include the sign bit, which is heavily affected by the storage layout. Most displacements are positive, but a majority of the largest displacements (14 + bits) are negative. Because these data were collected on a computer with 16-bit displacements, they cannot tell us about longer displacements. These data were taken on the Alpha architecture with full optimization (see Section A.8) for SPEC CPU2000, showing the average of integer programs (CINT2000) and the average of floating-point programs (CFP2000).



Figure A.9 About one-quarter of data transfers and ALU operations have an immediate operand. The bottom bars show that integer programs use immediates in about one-fifth of the instructions, while floating-point programs use immediates in about one-sixth of the instructions. For loads, the load immediate instruction loads 16 bits into either half of a 32-bit register. Load immediates are not loads in a strict sense because they do not access memory. Occasionally a pair of load immediates is used to load a 32-bit constant, but this is rare. (For ALU operations, shifts by a constant amount are included as operations with immediate operands.) The programs and computer used to collect these statistics are the same as in Figure A.8.



**Figure A.10 The distribution of immediate values.** The *x*-axis shows the number of bits needed to represent the magnitude of an immediate value—0 means the immediate field value was 0. The majority of the immediate values are positive. About 20% were negative for CINT2000, and about 30% were negative for CFP2000. These measurements were taken on an Alpha, where the maximum immediate is 16 bits, for the same programs as in Figure A.8. A similar measurement on the VAX, which supported 32-bit immediates, showed that about 20%–25% of immediates were longer than 16 bits. Thus, 16 bits would capture about 80% and 8 bits about 50%.



**Figure A.11 Distribution of data accesses by size for the benchmark programs.** The double-word data type is used for double-precision floating point in floating-point programs and for addresses, because the computer uses 64-bit addresses. On a 32-bit address computer the 64-bit addresses would be replaced by 32-bit addresses, and so almost all double-word accesses in integer programs would become single-word accesses.

| Operator type          | Examples                                                                            |
|------------------------|-------------------------------------------------------------------------------------|
| Arithmetic and logical | Integer arithmetic and logical operations: add, subtract, and, or, multiply, divide |
| Data transfer          | Loads-stores (move instructions on computers with memory addressing)                |
| Control                | Branch, jump, procedure call and return, traps                                      |
| System                 | Operating system call, virtual memory management instructions                       |
| Floating point         | Floating-point operations: add, multiply, divide, compare                           |
| Decimal                | Decimal add, decimal multiply, decimal-to-character conversions                     |
| String                 | String move, string compare, string search                                          |
| Graphics               | Pixel and vertex operations, compression/decompression operations                   |

Figure A.12 Categories of instruction operators and examples of each. All computers generally provide a full set of operations for the first three categories. The support for system functions in the instruction set varies widely among architectures, but all computers must have some instruction support for basic system functions. The amount of support in the instruction set for the last four categories may vary from none to an extensive set of special instructions. Floating-point instructions will be provided in any computer that is intended for use in an application that makes much use of floating point. These instructions are sometimes part of an optional instruction set. Decimal and string instructions are sometimes primitives, as in the VAX or the IBM 360, or may be synthesized by the compiler from simpler instructions. Graphics instructions typically operate on many smaller data items in parallel—for example, performing eight 8-bit additions on two 64-bit operands.

| Rank  | 80x86 instruction      | Integer average<br>% total executed) |
|-------|------------------------|--------------------------------------|
| 1     | Load                   | 22%                                  |
| 2     | Conditional branch     | 20%                                  |
| 3     | Compare                | 16%                                  |
| 4     | Store                  | 12%                                  |
| 5     | Add                    | 8%                                   |
| 6     | And                    | 6%                                   |
| 7     | Sub                    | 5%                                   |
| 8     | Move register-register | 4%                                   |
| 9     | Call                   | 1%                                   |
| 10    | Return                 | 1%                                   |
| Total |                        | 96%                                  |

**Figure A.13 The top 10 instructions for the 80x86.** Simple instructions dominate this list and are responsible for 96% of the instructions executed. These percentages are the average of the five SPECint92 programs.



Figure A.14 Breakdown of control flow instructions into three classes: calls or returns, jumps, and conditional branches. Conditional branches clearly dominate. Each type is counted in one of three bars. The programs and computer used to collect these statistics are the same as those in Figure A.8.



Figure A.15 Branch distances in terms of number of instructions between the target and the branch instruction. The most frequent branches in the integer programs are to targets that can be encoded in 4–8 bits. This result tells us that short displacement fields often suffice for branches and that the designer can gain some encoding density by having a shorter instruction with a smaller branch displacement. These measurements were taken on a load-store computer (Alpha architecture) with all instructions aligned on word boundaries. An architecture that requires fewer instructions for the same program, such as a VAX, would have shorter branch distances. However, the number of bits needed for the displacement may increase if the computer has variable-length instructions to be aligned on any byte boundary. The programs and computer used to collect these statistics are the same as those in Figure A.8.

| Name                                            | Examples                                 | How condition is tested                                                                           | Advantages                                   | Disadvantages                                                                                                                            |  |  |
|-------------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Condition code (CC)                             | 80x86, ARM,<br>PowerPC,<br>SPARC, SuperH | Tests special bits set by<br>ALU operations,<br>possibly under program<br>control                 | Sometimes condition is set for free.         | CC is extra state. Condition codes constrain the ordering of instructions because they pass information from one instruction to a branch |  |  |
| Condition<br>register/<br>limited<br>comparison | Alpha, MIPS                              | Tests arbitrary register<br>with the result of a simple<br>comparison (equality or<br>zero tests) | Simple                                       | Limited compare may affect<br>critical path or require extra<br>comparison for general<br>condition                                      |  |  |
| Compare<br>and branch                           | PA-RISC, VAX,<br>RISC-V                  | Compare is part of the branch. Fairly general compares are allowed (greater then, less then)      | One instruction rather than two for a branch | May set critical path for branch instructions                                                                                            |  |  |

Figure A.16 The major methods for evaluating branch conditions, their advantages, and their disadvantages. Although condition codes can be set by ALU operations that are needed for other purposes, measurements on programs show that this rarely happens. The major implementation problems with condition codes arise when the condition code is set by a large or haphazardly chosen subset of the instructions, rather than being controlled by a bit in the instruction. Computers with compare and branch often limit the set of compares and use a separate operation and register for more complex compares. Often, different techniques are used for branches based on floating-point comparison versus those based on integer comparison. This dichotomy is reasonable because the number of branches that depend on floating-point comparisons is much smaller than the number depending on integer comparisons.



**Figure A.17 Frequency of different types of compares in conditional branches.** Less than (or equal) branches dominate this combination of compiler and architecture. These measurements include both the integer and floating-point compares in branches. The programs and computer used to collect these statistics are the same as those in Figure A.8.

| Operation and             | Address                                 | Address                | Address   | s    | Address        |
|---------------------------|-----------------------------------------|------------------------|-----------|------|----------------|
| no. of operand            | ds specifier 1                          | field 1                | specifie  | er n | field <i>n</i> |
| (A) Variable (e           | e.g., Intel 80x86                       | S, VAX)                |           |      |                |
|                           |                                         |                        |           |      |                |
|                           |                                         |                        |           | ,    |                |
| Operation                 | Address                                 | Address                | Address   |      |                |
|                           | field 1                                 | field 2                | field 3   |      |                |
| (B) Fixed (e.g.           | RISC V ARM                              | MIPS POWE              | PC SPARC) |      |                |
|                           |                                         |                        |           |      |                |
| ( <b>-</b> ) i ixou (o.g. | , ,                                     | ,                      | ,         |      |                |
| ( <b>=</b> ) i Mod (o.g.  | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ,                      | ,         |      |                |
|                           |                                         |                        | ٦         |      |                |
| Operation                 | Address                                 | Address                | ]         |      |                |
|                           |                                         |                        |           |      |                |
|                           | Address                                 | Address                |           |      |                |
|                           | Address                                 | Address                | Address   | ]    |                |
| Operation                 | Address<br>specifier                    | Address<br>field       |           |      |                |
| Operation                 | Address specifier Address               | Address field  Address | Address   |      |                |
| Operation                 | Address specifier Address               | Address field  Address | Address   | ]    |                |

Figure A.18 Three basic variations in instruction encoding: variable length, fixed length, and hybrid. The variable format can support any number of operands, with each address specifier determining the addressing mode and the length of the specifier for that operand. It generally enables the smallest code representation, because unused fields need not be included. The fixed format always has the same number of operands, with the addressing modes (if options exist) specified as part of the opcode. It generally results in the largest code size. Although the fields tend not to vary in their location, they will be used for different purposes by different instructions. The hybrid approach has multiple formats specified by the opcode, adding one or two fields to specify the addressing mode and one or two fields to specify the operand address.

(C) Hybrid (e.g., RISC V Compressed (RV32IC), IBM 360/370, microMIPS, Arm Thumb2)



**Figure A.19 Compilers typically consist of two to four passes, with more highly optimizing compilers having more passes.** This structure maximizes the probability that a program compiled at various levels of optimization will produce the same output when given the same input. The optimizing passes are designed to be optional and may be skipped when faster compilation is the goal and lower-quality code is acceptable. A *pass* is simply one phase in which the compiler reads and transforms the entire program. (The term *phase* is often used interchangeably with *pass*.) Because the optimizing passes are separated, multiple languages can use the same optimizing and code generation passes. Only a new front end is required for a new language.

| Optimization name                       | Explanation                                                                                  | Percentage of the total number of optimizing transforms |
|-----------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------|
| High-level                              | At or near the source level; processor-independent                                           |                                                         |
| Procedure integration                   | Replace procedure call by procedure body                                                     | N.M.                                                    |
| Local                                   | Within straight-line code                                                                    |                                                         |
| Common subexpression elimination        | Replace two instances of the same computation by single copy                                 | 18%                                                     |
| Constant propagation                    | Replace all instances of a variable that is assigned a constant with the constant            | 22%                                                     |
| Stack height reduction                  | Rearrange expression tree to minimize resources needed for expression evaluation             | N.M.                                                    |
| Global                                  | Across a branch                                                                              |                                                         |
| Global common subexpression elimination | Same as local, but this version crosses branches                                             | 13%                                                     |
| Copy propagation                        | Replace all instances of a variable $A$ that has been assigned $X$ (i.e., $A = X$ ) with $X$ | 11%                                                     |
| Code motion                             | Remove code from a loop that computes same value each iteration of the loop                  | 16%                                                     |
| Induction variable elimination          | Simplify/eliminate array addressing calculations within loops                                | 2%                                                      |
| Processor-dependent                     | Depends on processor knowledge                                                               |                                                         |
| Strength reduction                      | Many examples, such as replace multiply by a constant with adds and shifts                   | N.M.                                                    |
| Pipeline scheduling                     | Reorder instructions to improve pipeline performance                                         | N.M.                                                    |
| Branch offset optimization              | Choose the shortest branch displacement that reaches target                                  | N.M.                                                    |

Figure A.20 Major types of optimizations and examples in each class. These data tell us about the relative frequency of occurrence of various optimizations. The third column lists the static frequency with which some of the common optimizations are applied in a set of 12 small Fortran and Pascal programs. There are nine local and global optimizations done by the compiler included in the measurement. Six of these optimizations are covered in the figure, and the remaining three account for 18% of the total static occurrences. The abbreviation *N.M.* means that the number of occurrences of that optimization was not measured. Processor-dependent optimizations are usually done in a code generator, and none of those was measured in this experiment. The percentage is the portion of the static optimizations that are of the specified type. Data from Chow, F.C., 1983. A Portable Machine-Independent Global Optimizer—Design and Measurements (Ph.D. thesis). Stanford University, Palo Alto, CA (collected using the Stanford UCODE compiler).



Figure A.21 Change in instruction count for the programs lucas and mcf from the SPEC2000 as compiler optimization levels vary. Level 0 is the same as unoptimized code. Level 1 includes local optimizations, code scheduling, and local register allocation. Level 2 includes global optimizations, loop transformations (software pipelining), and global register allocation. Level 3 adds procedure integration. These experiments were performed on Alpha compilers.

| Name of base |                                                                                                                                                                     |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| or extension | Functionality                                                                                                                                                       |
| RV32I        | Base 32-bit integer instruction set with 32 registers                                                                                                               |
| RV32E        | Base 32-bit instruction set but with only 16 registers; intended for very low-end embedded applications                                                             |
| RV64I        | Base 64-bit instruction set; all registers are 64-bits, and instructions to move 64-bit from/to the registers (LD and SD) are added                                 |
| M            | Adds integer multiply and divide instructions                                                                                                                       |
| A            | Adds atomic instructions needed for concurrent processing; see Chapter 5                                                                                            |
| F            | Adds single precision (32-bit) IEEE floating point, includes 32 32-bit floating point registers, instructions to load and store those registers and operate on them |
| D            | Extends floating point to double precision, 64-bit, making the registers 64-bits, adding instructions to load, store, and operate on the registers                  |
| Q            | Further extends floating point to add support for quad precision, adding 128-bit operations                                                                         |
| L            | Adds support for 64- and 128-bit decimal floating point for the IEEE standard                                                                                       |
| С            | Defines a compressed version of the instruction set intended for small-memory-sized embedded applications. Defines 16-bit versions of common RV32I instructions     |
| V            | A future extension to support vector operations (see Chapter 4)                                                                                                     |
| В            | A future extension to support operations on bit fields                                                                                                              |
| T            | A future extension to support transactional memory                                                                                                                  |
| P            | An extension to support packed SIMD instructions: see Chapter 4                                                                                                     |
| RV128I       | A future base instruction set providing a 128-bit address space                                                                                                     |

Figure A.22 RISC-V has three base instructions sets (and a reserved spot for a future fourth); all the extensions extend one of the base instruction sets. An instruction set is thus named by the base name followed by the extensions. For example, RISC-V64IMAFD refers to the base 64-bit instruction set with extensions M, A, F, and D. For consistency of naming and software, this combination is given the abbreviated name: RV64G, and we use RV64G through most of this text.

| 31 25     | 5 24  | 20 19 |     | 15 | 14  | 12  | 11 |        | 7 6 | 3      | 0 |        |
|-----------|-------|-------|-----|----|-----|-----|----|--------|-----|--------|---|--------|
| funct7    | rs2   |       | rs1 |    | fur | ct3 |    | rd     |     | opcode |   | R-type |
|           |       |       |     |    |     |     |    |        |     |        |   |        |
| imm[11    | 0]    |       | rs1 |    | fur | ct3 |    | rd     |     | opcode |   | I-type |
|           |       |       |     |    |     |     |    |        |     |        |   |        |
| imm[11:5] | rs2   |       | rs1 |    | fur | ct3 | im | m[4:0] |     | opcode |   | S-type |
|           |       |       |     |    |     |     |    |        |     |        |   |        |
|           | imm[3 | 1:12] |     |    |     |     |    | rd     |     | opcode |   | U-type |

**Figure A.23 The RISC-V instruction layout.** There are two variations on these formata, called the SB and UJ formats; they deal with a slightly different treatment for immediate fields.

| Instruction format | Primary use                                | rd                                       | rs1                                       | rs2                                | Immediate                        |
|--------------------|--------------------------------------------|------------------------------------------|-------------------------------------------|------------------------------------|----------------------------------|
| R-type             | Register-register ALU instructions         | Destination                              | First source                              | Second source                      |                                  |
| I-type             | ALU immediates<br>Load                     | Destination                              | First source base register                |                                    | Value<br>displacement            |
| S-type             | Store<br>Compare and<br>branch             |                                          | Base register first source                | Data source to store second source | Displacement offset              |
| U-type             | Jump and link<br>Jump and link<br>register | Register<br>destination for<br>return PC | Target address for jump and link register |                                    | Target address for jump and link |

**Figure A.24 The use of instruction fields for each instruction type.** Primary use shows the major instructions that use the format. A blank indicates that the corresponding field is not present in this instruction type. The I-format is used for both loads and ALU immediates, with the 12-bit immediate holding either the value for an immediate or the displacement for a load. Similarly, the S-format encodes both store instructions (where the first source register is the base register and the second contains the register source for the value to store) and compare and branch instructions (where the register fields contain the sources to compare and the immediate field specifies the offset of the branch target). There are actually two other formats: SB and UJ that follow the same basic organization as S and J, but slightly modify the interpretation of the immediate fields.

| Example instruction | Instruction name                                           | <pre>Meaning Regs[x1] ← Mem[80+Regs[x2]]</pre>                                               |  |  |
|---------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|--|
| ld x1,80(x2)        | Load doubleword                                            |                                                                                              |  |  |
| lw x1,60(x2)        | Load word                                                  | Regs[x1] $\leftarrow$ 64 Mem[60+Regs[x2]] <sub>0</sub> ) <sup>32</sup> ## Mem[60+Regs[x2]]   |  |  |
| lwu x1,60(x2)       | Load word unsigned                                         | $Regs[x1] \leftarrow_{64} 0^{32} \# Mem[60 + Regs[x2]]$                                      |  |  |
| lb x1,40(x3)        | Load byte                                                  | Regs[x1] $\leftarrow_{64}$ (Mem[40+Regs[x3]] <sub>0</sub> ) <sup>56</sup> # Mem[40+Regs[x3]] |  |  |
| lbu x1,40(x3)       | Load byte unsigned                                         | Regs[x1] $\leftarrow_{64} 0^{56} \# \text{Mem}[40 + \text{Regs}[x3]]$                        |  |  |
| lh x1,40(x3)        | Load half word                                             | Regs[x1] $\leftarrow$ 64 (Mem[40+Regs[x3]] <sub>0</sub> ) <sup>48</sup> ## Mem[40+Regs[x3]]  |  |  |
| flw f0,50(x3)       | Load FP single Regs[f0] $\leftarrow_{64}$ Mem[50+Regs[x3]] |                                                                                              |  |  |
| fld f0,50(x2)       | Load FP double                                             | $Regs[f0] \leftarrow_{64} Mem[50 + Regs[x2]]$                                                |  |  |
| sd x2,400(x3)       | Store double                                               | Mem[400+Regs[x3]]← <sub>64</sub> Regs[x2]                                                    |  |  |
| sw x3,500(x4)       | Store word                                                 | $Mem[500 + Regs[x4]] \leftarrow_{32} Regs[x3]_{3263}$                                        |  |  |
| fsw f0,40(x3)       | Store FP single                                            | $Mem[40+Regs[x3]] \leftarrow_{32} Regs[f0]_{031}$                                            |  |  |
| fsd f0,40(x3)       | Store FP double                                            | uble Mem[40+Regs[x3]]← <sub>64</sub> Regs[f0]                                                |  |  |
| sh x3,502(x2)       | Store half                                                 | $Mem[502 + Regs[x2]] \leftarrow_{16} Regs[x3]_{4863}$                                        |  |  |
| sb x2,41(x3)        | Store byte                                                 | $Mem[41 + Regs[x3]] \leftarrow_8 Regs[x2]_{56.63}$                                           |  |  |

**Figure A.25 The load and store instructions in RISC-V.** Loads shorter than 64 bits are available in both sign-extended and zero-extended forms. All memory references use a single addressing mode. Of course, both loads and stores are available for all the data types shown. Because RV64G supports double precision floating point, all single precision floating point loads must be aligned in the FP register, which are 64-bits wide.

| Example instrucmtion | Instruction name       | Meaning                                                              |  |  |
|----------------------|------------------------|----------------------------------------------------------------------|--|--|
| add x1,x2,x3         | Add                    | $Regs[x1] \leftarrow Regs[x2] + Regs[x3]$                            |  |  |
| addi x1,x2,3         | Add immediate unsigned | Regs[x1] ← Regs[x2]+3                                                |  |  |
| lui x1,42            | Load upper immediate   | Regs[x1] ← 0 <sup>32</sup> ##42##0 <sup>12</sup>                     |  |  |
| sll x1,x2,5          | Shift left logical     | $Regs[x1] \leftarrow Regs[x2] << 5$                                  |  |  |
| slt x1,x2,x3         | Set less than          | if (Regs[x2] <regs[x3])<br>Regs[x1]←1 else Regs[x1]←0</regs[x3])<br> |  |  |

Figure A.26 The basic ALU instructions in RISC-V are available both with register-register operands and with one immediate operand. LUI uses the U-format that employs the rs1 field as part of the immediate, yielding a 20-bit immediate.

| Example instruction | Instruction name       | Meaning                                                          |
|---------------------|------------------------|------------------------------------------------------------------|
| jal x1,offset       | Jump and link          | Regs[x1] $\leftarrow$ PC+4; PC $\leftarrow$ PC + (offset $<<$ 1) |
| jalr x1,x2,offset   | Jump and link register | Regs[x1] $\leftarrow$ PC+4; PC $\leftarrow$ Regs[x2]+offset      |
| beq x3,x4,offset    | Branch equal zero      | if $(Regs[x3] == Regs[x4]) PC \leftarrow PC + (offset << 1)$     |
| bgt x3,x4,name      | Branch not equal zero  | if (Regs[x3]>Regs[x4]) $PC \leftarrow PC + (offset << 1)$        |

**Figure A.27 Typical control flow instructions in RISC-V.** All control instructions, except jumps to an address in a register, are PC-relative.

| Instruction type/opcode                                                                                        | Instruction meaning                                                                                                                                                                                                                                                                       |  |  |
|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Data transfers                                                                                                 | Move data between registers and memory, or between the integer and FP only memory address mode is 12-bit displacement+contents of a GPR                                                                                                                                                   |  |  |
| lb, lbu, sb                                                                                                    | Load byte, load byte unsigned, store byte (to/from integer registers)                                                                                                                                                                                                                     |  |  |
| lh, lhu, sh                                                                                                    | Load half word, load half word unsigned, store half word (to/from integer registers)                                                                                                                                                                                                      |  |  |
| lw, lwu, sw                                                                                                    | Load word, store word (to/from integer registers)                                                                                                                                                                                                                                         |  |  |
| ld, sd                                                                                                         | Load doubleword, store doubleword                                                                                                                                                                                                                                                         |  |  |
| Arithmetic/logical                                                                                             | Operations on data in GPRs. Word versions ignore upper 32 bits                                                                                                                                                                                                                            |  |  |
| add, addi, addw, addiw, sub,<br>subi, subw, subiw                                                              | Add and subtract, with both word and immediate versions                                                                                                                                                                                                                                   |  |  |
| slt, sltu, slti, sltiu                                                                                         | set-less-than with signed and unsigned, and immediate                                                                                                                                                                                                                                     |  |  |
| and, or, xor, andi, ori, xori                                                                                  | and, or, xor, both register-register and register-immediate                                                                                                                                                                                                                               |  |  |
| lui                                                                                                            | Load upper immediate: loads bits 3112 of a register with the immediate value. Upper 32 bits are set to $0$                                                                                                                                                                                |  |  |
| auipc                                                                                                          | Sums an immediate and the upper 20-bits of the PC into a register; used fo building a branch to any 32-bit address                                                                                                                                                                        |  |  |
| sll, srl, sra, slli, srli,<br>srai, sllw,slliw, srli,<br>srliw, srai, sraiw                                    | Shifts: logical shift left and right and arithmetic shift right, both immediate and word versions (word versions leave the upper 32 bit untouched)                                                                                                                                        |  |  |
| mul, mulw, mulh, mulhsu,<br>mulhu, div,divw, divu, rem,<br>remu, remw, remuw                                   | Integer multiply, divide, and remainder, signed and unsigned with support for 64-bit products in two instructions. Also word versions                                                                                                                                                     |  |  |
| Control                                                                                                        | Conditional branches and jumps; PC-relative or through register                                                                                                                                                                                                                           |  |  |
| beq, bne, blt, bge, bltu, bgeu                                                                                 | Branch based on compare of two registers, equal, not equal, less than, greater or equal, signed and unsigned                                                                                                                                                                              |  |  |
| jal,jalr                                                                                                       | Jump and link address relative to a register or the PC                                                                                                                                                                                                                                    |  |  |
| Floating point                                                                                                 | All FP operation appear in double precision (.d) and single (.s)                                                                                                                                                                                                                          |  |  |
| flw, fld, fsw, fsd                                                                                             | Load, store, word (single precision), doubleword (double precision)                                                                                                                                                                                                                       |  |  |
| <pre>fadd, fsub, fmult, fiv, fsqrt,<br/>fmadd, fmsub, fnmadd, fnmsub,<br/>fmin, fmax, fsgn, fsgnj, fsjnx</pre> | Add, subtract, multiply, divide, square root, multiply-add, multiply-subtract negate multiply-add, negate multiply-subtract, maximum, minimum, and instructions to replace the sign bit. For single precision, the opcode is followed by: s, for double precision: d. Thus fadd.s, fadd.d |  |  |
| feq, flt, fle                                                                                                  | Compare two floating point registers; result is 0 or 1 stored into a GPR                                                                                                                                                                                                                  |  |  |
| fmv.x.*, fmv.*.x                                                                                               | Move between the FP register abd GPR, "*" is s or d                                                                                                                                                                                                                                       |  |  |
| fcvt.*.1, fcvt.1.*, fcvt.*. lu, fcvt.lu.*, fcvt.*.w, fcvt. w.*, fcvt.*.wu, fcvt.wu.*                           | Converts between a FP register and integer register, where "9" is S or D for<br>single or double precision. Signed and unsigned versions and word,<br>doubleword versions                                                                                                                 |  |  |

**Figure A.28 A list of the vast majority of instructions in RV64G.** This list can also be found on the back inside cover. This table omits system instructions, synchronization and atomic instructions, configuration instructions, instructions to reset and access performance counters, about 10 instructions in total.

| Program    | Loads | Stores | Branches | Jumps | ALU operations |
|------------|-------|--------|----------|-------|----------------|
| astar      | 28%   | 6%     | 18%      | 2%    | 46%            |
| bzip       | 20%   | 7%     | 11%      | 1%    | 54%            |
| gcc        | 17%   | 23%    | 20%      | 4%    | 36%            |
| gobmk      | 21%   | 12%    | 14%      | 2%    | 50%            |
| h264ref    | 33%   | 14%    | 5%       | 2%    | 45%            |
| hmmer      | 28%   | 9%     | 17%      | 0%    | 46%            |
| libquantum | 16%   | 6%     | 29%      | 0%    | 48%            |
| mcf        | 35%   | 11%    | 24%      | 1%    | 29%            |
| omnetpp    | 23%   | 15%    | 17%      | 7%    | 31%            |
| perlbench  | 25%   | 14%    | 15%      | 7%    | 39%            |
| sjeng      | 19%   | 7%     | 15%      | 3%    | 56%            |
| xalancbmk  | 30%   | 8%     | 27%      | 3%    | 31%            |

Figure A.29 RISC-V dynamic instruction mix for the SPECint2006 programs. Omnetpp includes 7% of the instructions that are floating point loads, stores, operations, or compares; no other program includes even 1% of other instruction types. A change in gcc in SPECint2006, creates an anomaly in behavior. Typical integer programs have load frequencies that are 1/5 to 3x the store frequency. In gcc, the store frequency is actually higher than the load frequency! This arises because a large fraction of the execution time is spent in a loop that clears memory by storing x0 (not where a compiler like gcc would usually spend most of its execution time!). A store instruction that stores a register pair, which some other RISC ISAs have included, would address this issue.



**Figure A.30 Data reference size of four programs from SPEC2000.** Although you can calculate an average size, it would be hard to claim the average is typical of programs.

| Compiler                          | Apogee software version 4.1 | Green Hills<br>Multi2000<br>Version 2.0 | Algorithmics<br>SDE4.0B | IDT/c 7.2.1   |
|-----------------------------------|-----------------------------|-----------------------------------------|-------------------------|---------------|
| Architecture                      | MIPS IV                     | MIPS IV                                 | MIPS 32                 | MIPS 32       |
| Processor                         | NEC VR5432                  | NEC VR5000                              | IDT 32334               | IDT 79RC32364 |
| Autocorrelation kernel            | 1.0                         | 2.1                                     | 1.1                     | 2.7           |
| Convolutional encoder kernel      | 1.0                         | 1.9                                     | 1.2                     | 2.4           |
| Fixed-point bit allocation kernel | 1.0                         | 2.0                                     | 1.2                     | 2.3           |
| Fixed-point complex FFT kernel    | 1.0                         | 1.1                                     | 2.7                     | 1.8           |
| Viterbi GSM decoder kernel        | 1.0                         | 1.7                                     | 0.8                     | 1.1           |
| Geometric mean of five kernels    | 1.0                         | 1.7                                     | 1.4                     | 2.0           |

Figure A.31 Code size relative to Apogee Software Version 4.1 C compiler for Telecom application of EEMBC benchmarks. The instruction set architectures are virtually identical, yet the code sizes vary by factors of 2. These results were reported February–June 2000.