

## PPU Module

clk: clock sync at rising edge rst: reset the PPU when '1' sync: frame sync when '1'

mode: atm we have 5 pattern modes

data\_i: used to for varying patterns in each mode

stb\_i: '1' means data\_i is ready for PPU

ack\_i: '1' means PPU is ready for the next data\_i

data\_o: pixel, RGB info to HDMI driver

stb\_o: indicate data of current pixel, currently not used ack\_o: Must always give '1'

## **Color Scheme Explanation**

Red: critical signals

Green: signals **must** to ASIC's pins
Blue: signals assuming connects to eFPGA
black: signals connects PPU and VGA module
gray: can be removed or current needed for simulation

## VGA Driver

wb\_data: get pixel info from PPU clk\_pix: clock sync at rising edge rst\_pix: reset the vga driver

vga\_r/vga\_g/vga\_b: output rgb to vga module hsync: horizontal sync to vga module

vsync: vertical sync to vga module

sx: only for simulation xy: only for simulation de: only for simulation